mirror of
git://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
synced 2025-08-05 16:54:27 +00:00

The needed drivers to support PCIe and SATA for i.MX 8QM have been added. Configure them for the Apalis iMX8 SoM. The pciea and pcieb blocks each get a single PCIe lane, pciea is available on the carrier boards while pcieb is connected to the on module Wi-Fi/BT module. The SATA lane is available on the carrier boards. Signed-off-by: Max Krummenacher <max.krummenacher@toradex.com> Signed-off-by: Shawn Guo <shawnguo@kernel.org>
147 lines
1.7 KiB
Text
147 lines
1.7 KiB
Text
// SPDX-License-Identifier: GPL-2.0-or-later OR MIT
|
|
/*
|
|
* Copyright 2022 Toradex
|
|
*/
|
|
|
|
/ {
|
|
aliases {
|
|
rtc0 = &rtc_i2c;
|
|
rtc1 = &rtc;
|
|
};
|
|
|
|
reg_usb_host_vbus: regulator-usb-host-vbus {
|
|
regulator-name = "VCC USBH2(ABCD) / USBH(3|4)";
|
|
};
|
|
};
|
|
|
|
&adc0 {
|
|
status = "okay";
|
|
};
|
|
|
|
&adc1 {
|
|
status = "okay";
|
|
};
|
|
|
|
&amix {
|
|
status = "okay";
|
|
};
|
|
|
|
&asrc0 {
|
|
status = "okay";
|
|
};
|
|
|
|
/* TODO: Display Controller */
|
|
|
|
/* TODO: DPU */
|
|
|
|
/* Apalis ETH1 */
|
|
&fec1 {
|
|
status = "okay";
|
|
};
|
|
|
|
/* Apalis I2C1 */
|
|
&i2c2 {
|
|
status = "okay";
|
|
|
|
/* M41T0M6 real time clock on carrier board */
|
|
rtc_i2c: rtc@68 {
|
|
status = "okay";
|
|
};
|
|
};
|
|
|
|
/* Apalis I2C3 (CAM) */
|
|
&i2c3 {
|
|
status = "okay";
|
|
};
|
|
|
|
/* Apalis SPI1 */
|
|
&lpspi0 {
|
|
status = "okay";
|
|
};
|
|
|
|
/* Apalis SPI2 */
|
|
&lpspi2 {
|
|
status = "okay";
|
|
};
|
|
|
|
/* Apalis UART3 */
|
|
&lpuart0 {
|
|
status = "okay";
|
|
};
|
|
|
|
/* Apalis UART1 */
|
|
&lpuart1 {
|
|
status = "okay";
|
|
};
|
|
|
|
/* Apalis UART4 */
|
|
&lpuart2 {
|
|
status = "okay";
|
|
};
|
|
|
|
/* Apalis UART2 */
|
|
&lpuart3 {
|
|
status = "okay";
|
|
};
|
|
|
|
/* Apalis PWM3, MXM3 pin 6 */
|
|
&lsio_pwm0 {
|
|
status = "okay";
|
|
};
|
|
|
|
/* Apalis PWM4, MXM3 pin 8 */
|
|
&lsio_pwm1 {
|
|
status = "okay";
|
|
};
|
|
|
|
/* Apalis PWM1, MXM3 pin 2 */
|
|
&lsio_pwm2 {
|
|
status = "okay";
|
|
};
|
|
|
|
/* Apalis PWM2, MXM3 pin 4 */
|
|
&lsio_pwm3 {
|
|
status = "okay";
|
|
};
|
|
|
|
/* Apalis PCIE1 */
|
|
&pciea {
|
|
status = "okay";
|
|
};
|
|
|
|
/* TODO: Apalis BKL1_PWM */
|
|
|
|
/* Apalis DAP1 */
|
|
&sai1 {
|
|
status = "okay";
|
|
};
|
|
|
|
&sai5 {
|
|
status = "okay";
|
|
};
|
|
|
|
&sai5_lpcg {
|
|
status = "okay";
|
|
};
|
|
|
|
/* Apalis SATA1 */
|
|
&sata {
|
|
status = "okay";
|
|
};
|
|
|
|
/* Apalis SPDIF1 */
|
|
&spdif0 {
|
|
status = "okay";
|
|
};
|
|
|
|
/* TODO: Apalis USBH2, Apalis USBH3 and on-module Wi-Fi via on-module HSIC Hub */
|
|
|
|
/* Apalis USBO1 */
|
|
&usbotg1 {
|
|
status = "okay";
|
|
};
|
|
|
|
/* Apalis USBH4 SuperSpeed */
|
|
&usbotg3_cdns3 {
|
|
status = "okay";
|
|
};
|