mirror of
git://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
synced 2025-08-05 16:54:27 +00:00

The statically allocated 'struct qcom_icc_desc' is not modified by the driver and like all other instances should be const. Signed-off-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org> Link: https://lore.kernel.org/r/20250109164630.175093-1-krzysztof.kozlowski@linaro.org Signed-off-by: Georgi Djakov <djakov@kernel.org>
1705 lines
41 KiB
C
1705 lines
41 KiB
C
// SPDX-License-Identifier: GPL-2.0-only
|
|
/*
|
|
* Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
|
|
*
|
|
*/
|
|
|
|
#include <linux/device.h>
|
|
#include <linux/interconnect.h>
|
|
#include <linux/interconnect-provider.h>
|
|
#include <linux/module.h>
|
|
#include <linux/of_platform.h>
|
|
#include <dt-bindings/interconnect/qcom,sm8750-rpmh.h>
|
|
|
|
#include "bcm-voter.h"
|
|
#include "icc-rpmh.h"
|
|
|
|
#define SM8750_MASTER_GPU_TCU 0
|
|
#define SM8750_MASTER_SYS_TCU 1
|
|
#define SM8750_MASTER_APPSS_PROC 2
|
|
#define SM8750_MASTER_LLCC 3
|
|
#define SM8750_MASTER_QDSS_BAM 4
|
|
#define SM8750_MASTER_QSPI_0 5
|
|
#define SM8750_MASTER_QUP_1 6
|
|
#define SM8750_MASTER_QUP_2 7
|
|
#define SM8750_MASTER_A1NOC_SNOC 8
|
|
#define SM8750_MASTER_A2NOC_SNOC 9
|
|
#define SM8750_MASTER_CAMNOC_HF 10
|
|
#define SM8750_MASTER_CAMNOC_NRT_ICP_SF 11
|
|
#define SM8750_MASTER_CAMNOC_RT_CDM_SF 12
|
|
#define SM8750_MASTER_CAMNOC_SF 13
|
|
#define SM8750_MASTER_GEM_NOC_CNOC 14
|
|
#define SM8750_MASTER_GEM_NOC_PCIE_SNOC 15
|
|
#define SM8750_MASTER_GFX3D 16
|
|
#define SM8750_MASTER_LPASS_GEM_NOC 17
|
|
#define SM8750_MASTER_LPASS_LPINOC 18
|
|
#define SM8750_MASTER_LPIAON_NOC 19
|
|
#define SM8750_MASTER_LPASS_PROC 20
|
|
#define SM8750_MASTER_MDP 21
|
|
#define SM8750_MASTER_MSS_PROC 22
|
|
#define SM8750_MASTER_MNOC_HF_MEM_NOC 23
|
|
#define SM8750_MASTER_MNOC_SF_MEM_NOC 24
|
|
#define SM8750_MASTER_CDSP_PROC 25
|
|
#define SM8750_MASTER_COMPUTE_NOC 26
|
|
#define SM8750_MASTER_ANOC_PCIE_GEM_NOC 27
|
|
#define SM8750_MASTER_SNOC_SF_MEM_NOC 28
|
|
#define SM8750_MASTER_UBWC_P 29
|
|
#define SM8750_MASTER_CDSP_HCP 30
|
|
#define SM8750_MASTER_VIDEO_CV_PROC 31
|
|
#define SM8750_MASTER_VIDEO_EVA 32
|
|
#define SM8750_MASTER_VIDEO_MVP 33
|
|
#define SM8750_MASTER_VIDEO_V_PROC 34
|
|
#define SM8750_MASTER_CNOC_CFG 35
|
|
#define SM8750_MASTER_CNOC_MNOC_CFG 36
|
|
#define SM8750_MASTER_PCIE_ANOC_CFG 37
|
|
#define SM8750_MASTER_QUP_CORE_0 38
|
|
#define SM8750_MASTER_QUP_CORE_1 39
|
|
#define SM8750_MASTER_QUP_CORE_2 40
|
|
#define SM8750_MASTER_CRYPTO 41
|
|
#define SM8750_MASTER_IPA 42
|
|
#define SM8750_MASTER_QUP_3 43
|
|
#define SM8750_MASTER_SOCCP_AGGR_NOC 44
|
|
#define SM8750_MASTER_SP 45
|
|
#define SM8750_MASTER_GIC 46
|
|
#define SM8750_MASTER_PCIE_0 47
|
|
#define SM8750_MASTER_QDSS_ETR 48
|
|
#define SM8750_MASTER_QDSS_ETR_1 49
|
|
#define SM8750_MASTER_SDCC_2 50
|
|
#define SM8750_MASTER_SDCC_4 51
|
|
#define SM8750_MASTER_UFS_MEM 52
|
|
#define SM8750_MASTER_USB3_0 53
|
|
#define SM8750_SLAVE_UBWC_P 54
|
|
#define SM8750_SLAVE_EBI1 55
|
|
#define SM8750_SLAVE_AHB2PHY_SOUTH 56
|
|
#define SM8750_SLAVE_AHB2PHY_NORTH 57
|
|
#define SM8750_SLAVE_AOSS 58
|
|
#define SM8750_SLAVE_CAMERA_CFG 59
|
|
#define SM8750_SLAVE_CLK_CTL 60
|
|
#define SM8750_SLAVE_CRYPTO_0_CFG 61
|
|
#define SM8750_SLAVE_DISPLAY_CFG 62
|
|
#define SM8750_SLAVE_EVA_CFG 63
|
|
#define SM8750_SLAVE_GFX3D_CFG 64
|
|
#define SM8750_SLAVE_I2C 65
|
|
#define SM8750_SLAVE_I3C_IBI0_CFG 66
|
|
#define SM8750_SLAVE_I3C_IBI1_CFG 67
|
|
#define SM8750_SLAVE_IMEM_CFG 68
|
|
#define SM8750_SLAVE_IPA_CFG 69
|
|
#define SM8750_SLAVE_IPC_ROUTER_CFG 70
|
|
#define SM8750_SLAVE_CNOC_MSS 71
|
|
#define SM8750_SLAVE_PCIE_CFG 72
|
|
#define SM8750_SLAVE_PRNG 73
|
|
#define SM8750_SLAVE_QDSS_CFG 74
|
|
#define SM8750_SLAVE_QSPI_0 75
|
|
#define SM8750_SLAVE_QUP_3 76
|
|
#define SM8750_SLAVE_QUP_1 77
|
|
#define SM8750_SLAVE_QUP_2 78
|
|
#define SM8750_SLAVE_SDCC_2 79
|
|
#define SM8750_SLAVE_SDCC_4 80
|
|
#define SM8750_SLAVE_SOCCP 81
|
|
#define SM8750_SLAVE_SPSS_CFG 82
|
|
#define SM8750_SLAVE_TCSR 83
|
|
#define SM8750_SLAVE_TLMM 84
|
|
#define SM8750_SLAVE_TME_CFG 85
|
|
#define SM8750_SLAVE_UFS_MEM_CFG 86
|
|
#define SM8750_SLAVE_USB3_0 87
|
|
#define SM8750_SLAVE_VENUS_CFG 88
|
|
#define SM8750_SLAVE_VSENSE_CTRL_CFG 89
|
|
#define SM8750_SLAVE_A1NOC_SNOC 90
|
|
#define SM8750_SLAVE_A2NOC_SNOC 91
|
|
#define SM8750_SLAVE_APPSS 92
|
|
#define SM8750_SLAVE_GEM_NOC_CNOC 93
|
|
#define SM8750_SLAVE_SNOC_GEM_NOC_SF 94
|
|
#define SM8750_SLAVE_LLCC 95
|
|
#define SM8750_SLAVE_LPASS_GEM_NOC 96
|
|
#define SM8750_SLAVE_LPIAON_NOC_LPASS_AG_NOC 97
|
|
#define SM8750_SLAVE_LPICX_NOC_LPIAON_NOC 98
|
|
#define SM8750_SLAVE_MNOC_HF_MEM_NOC 99
|
|
#define SM8750_SLAVE_MNOC_SF_MEM_NOC 100
|
|
#define SM8750_SLAVE_CDSP_MEM_NOC 101
|
|
#define SM8750_SLAVE_MEM_NOC_PCIE_SNOC 102
|
|
#define SM8750_SLAVE_ANOC_PCIE_GEM_NOC 103
|
|
#define SM8750_SLAVE_CNOC_CFG 104
|
|
#define SM8750_SLAVE_DDRSS_CFG 105
|
|
#define SM8750_SLAVE_CNOC_MNOC_CFG 106
|
|
#define SM8750_SLAVE_PCIE_ANOC_CFG 107
|
|
#define SM8750_SLAVE_QUP_CORE_0 108
|
|
#define SM8750_SLAVE_QUP_CORE_1 109
|
|
#define SM8750_SLAVE_QUP_CORE_2 110
|
|
#define SM8750_SLAVE_BOOT_IMEM 111
|
|
#define SM8750_SLAVE_IMEM 112
|
|
#define SM8750_SLAVE_BOOT_IMEM_2 113
|
|
#define SM8750_SLAVE_SERVICE_CNOC 114
|
|
#define SM8750_SLAVE_SERVICE_MNOC 115
|
|
#define SM8750_SLAVE_SERVICE_PCIE_ANOC 116
|
|
#define SM8750_SLAVE_PCIE_0 117
|
|
#define SM8750_SLAVE_QDSS_STM 118
|
|
#define SM8750_SLAVE_TCU 119
|
|
|
|
static struct qcom_icc_node qhm_qspi = {
|
|
.name = "qhm_qspi",
|
|
.id = SM8750_MASTER_QSPI_0,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_A1NOC_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qhm_qup1 = {
|
|
.name = "qhm_qup1",
|
|
.id = SM8750_MASTER_QUP_1,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_A1NOC_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qxm_qup02 = {
|
|
.name = "qxm_qup02",
|
|
.id = SM8750_MASTER_QUP_3,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_A1NOC_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node xm_sdc4 = {
|
|
.name = "xm_sdc4",
|
|
.id = SM8750_MASTER_SDCC_4,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_A1NOC_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node xm_ufs_mem = {
|
|
.name = "xm_ufs_mem",
|
|
.id = SM8750_MASTER_UFS_MEM,
|
|
.channels = 1,
|
|
.buswidth = 16,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_A1NOC_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node xm_usb3_0 = {
|
|
.name = "xm_usb3_0",
|
|
.id = SM8750_MASTER_USB3_0,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_A1NOC_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qhm_qdss_bam = {
|
|
.name = "qhm_qdss_bam",
|
|
.id = SM8750_MASTER_QDSS_BAM,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_A2NOC_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qhm_qup2 = {
|
|
.name = "qhm_qup2",
|
|
.id = SM8750_MASTER_QUP_2,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_A2NOC_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qxm_crypto = {
|
|
.name = "qxm_crypto",
|
|
.id = SM8750_MASTER_CRYPTO,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_A2NOC_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qxm_ipa = {
|
|
.name = "qxm_ipa",
|
|
.id = SM8750_MASTER_IPA,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_A2NOC_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qxm_soccp = {
|
|
.name = "qxm_soccp",
|
|
.id = SM8750_MASTER_SOCCP_AGGR_NOC,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_A2NOC_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qxm_sp = {
|
|
.name = "qxm_sp",
|
|
.id = SM8750_MASTER_SP,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_A2NOC_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node xm_qdss_etr_0 = {
|
|
.name = "xm_qdss_etr_0",
|
|
.id = SM8750_MASTER_QDSS_ETR,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_A2NOC_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node xm_qdss_etr_1 = {
|
|
.name = "xm_qdss_etr_1",
|
|
.id = SM8750_MASTER_QDSS_ETR_1,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_A2NOC_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node xm_sdc2 = {
|
|
.name = "xm_sdc2",
|
|
.id = SM8750_MASTER_SDCC_2,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_A2NOC_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qup0_core_master = {
|
|
.name = "qup0_core_master",
|
|
.id = SM8750_MASTER_QUP_CORE_0,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_QUP_CORE_0 },
|
|
};
|
|
|
|
static struct qcom_icc_node qup1_core_master = {
|
|
.name = "qup1_core_master",
|
|
.id = SM8750_MASTER_QUP_CORE_1,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_QUP_CORE_1 },
|
|
};
|
|
|
|
static struct qcom_icc_node qup2_core_master = {
|
|
.name = "qup2_core_master",
|
|
.id = SM8750_MASTER_QUP_CORE_2,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_QUP_CORE_2 },
|
|
};
|
|
|
|
static struct qcom_icc_node qsm_cfg = {
|
|
.name = "qsm_cfg",
|
|
.id = SM8750_MASTER_CNOC_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 33,
|
|
.links = { SM8750_SLAVE_AHB2PHY_SOUTH, SM8750_SLAVE_AHB2PHY_NORTH,
|
|
SM8750_SLAVE_CAMERA_CFG, SM8750_SLAVE_CLK_CTL,
|
|
SM8750_SLAVE_CRYPTO_0_CFG, SM8750_SLAVE_DISPLAY_CFG,
|
|
SM8750_SLAVE_EVA_CFG, SM8750_SLAVE_GFX3D_CFG,
|
|
SM8750_SLAVE_I2C, SM8750_SLAVE_I3C_IBI0_CFG,
|
|
SM8750_SLAVE_I3C_IBI1_CFG, SM8750_SLAVE_IMEM_CFG,
|
|
SM8750_SLAVE_CNOC_MSS, SM8750_SLAVE_PCIE_CFG,
|
|
SM8750_SLAVE_PRNG, SM8750_SLAVE_QDSS_CFG,
|
|
SM8750_SLAVE_QSPI_0, SM8750_SLAVE_QUP_3,
|
|
SM8750_SLAVE_QUP_1, SM8750_SLAVE_QUP_2,
|
|
SM8750_SLAVE_SDCC_2, SM8750_SLAVE_SDCC_4,
|
|
SM8750_SLAVE_SPSS_CFG, SM8750_SLAVE_TCSR,
|
|
SM8750_SLAVE_TLMM, SM8750_SLAVE_UFS_MEM_CFG,
|
|
SM8750_SLAVE_USB3_0, SM8750_SLAVE_VENUS_CFG,
|
|
SM8750_SLAVE_VSENSE_CTRL_CFG, SM8750_SLAVE_CNOC_MNOC_CFG,
|
|
SM8750_SLAVE_PCIE_ANOC_CFG, SM8750_SLAVE_QDSS_STM,
|
|
SM8750_SLAVE_TCU },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_gemnoc_cnoc = {
|
|
.name = "qnm_gemnoc_cnoc",
|
|
.id = SM8750_MASTER_GEM_NOC_CNOC,
|
|
.channels = 1,
|
|
.buswidth = 16,
|
|
.num_links = 12,
|
|
.links = { SM8750_SLAVE_AOSS, SM8750_SLAVE_IPA_CFG,
|
|
SM8750_SLAVE_IPC_ROUTER_CFG, SM8750_SLAVE_SOCCP,
|
|
SM8750_SLAVE_TME_CFG, SM8750_SLAVE_APPSS,
|
|
SM8750_SLAVE_CNOC_CFG, SM8750_SLAVE_DDRSS_CFG,
|
|
SM8750_SLAVE_BOOT_IMEM, SM8750_SLAVE_IMEM,
|
|
SM8750_SLAVE_BOOT_IMEM_2, SM8750_SLAVE_SERVICE_CNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_gemnoc_pcie = {
|
|
.name = "qnm_gemnoc_pcie",
|
|
.id = SM8750_MASTER_GEM_NOC_PCIE_SNOC,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_PCIE_0 },
|
|
};
|
|
|
|
static struct qcom_icc_node alm_gpu_tcu = {
|
|
.name = "alm_gpu_tcu",
|
|
.id = SM8750_MASTER_GPU_TCU,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 2,
|
|
.links = { SM8750_SLAVE_GEM_NOC_CNOC, SM8750_SLAVE_LLCC },
|
|
};
|
|
|
|
static struct qcom_icc_node alm_sys_tcu = {
|
|
.name = "alm_sys_tcu",
|
|
.id = SM8750_MASTER_SYS_TCU,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 2,
|
|
.links = { SM8750_SLAVE_GEM_NOC_CNOC, SM8750_SLAVE_LLCC },
|
|
};
|
|
|
|
static struct qcom_icc_node chm_apps = {
|
|
.name = "chm_apps",
|
|
.id = SM8750_MASTER_APPSS_PROC,
|
|
.channels = 4,
|
|
.buswidth = 32,
|
|
.num_links = 4,
|
|
.links = { SM8750_SLAVE_UBWC_P, SM8750_SLAVE_GEM_NOC_CNOC,
|
|
SM8750_SLAVE_LLCC, SM8750_SLAVE_MEM_NOC_PCIE_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_gpu = {
|
|
.name = "qnm_gpu",
|
|
.id = SM8750_MASTER_GFX3D,
|
|
.channels = 2,
|
|
.buswidth = 32,
|
|
.num_links = 2,
|
|
.links = { SM8750_SLAVE_GEM_NOC_CNOC, SM8750_SLAVE_LLCC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_lpass_gemnoc = {
|
|
.name = "qnm_lpass_gemnoc",
|
|
.id = SM8750_MASTER_LPASS_GEM_NOC,
|
|
.channels = 1,
|
|
.buswidth = 16,
|
|
.num_links = 3,
|
|
.links = { SM8750_SLAVE_GEM_NOC_CNOC, SM8750_SLAVE_LLCC,
|
|
SM8750_SLAVE_MEM_NOC_PCIE_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_mdsp = {
|
|
.name = "qnm_mdsp",
|
|
.id = SM8750_MASTER_MSS_PROC,
|
|
.channels = 1,
|
|
.buswidth = 16,
|
|
.num_links = 3,
|
|
.links = { SM8750_SLAVE_GEM_NOC_CNOC, SM8750_SLAVE_LLCC,
|
|
SM8750_SLAVE_MEM_NOC_PCIE_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_mnoc_hf = {
|
|
.name = "qnm_mnoc_hf",
|
|
.id = SM8750_MASTER_MNOC_HF_MEM_NOC,
|
|
.channels = 2,
|
|
.buswidth = 32,
|
|
.num_links = 2,
|
|
.links = { SM8750_SLAVE_GEM_NOC_CNOC, SM8750_SLAVE_LLCC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_mnoc_sf = {
|
|
.name = "qnm_mnoc_sf",
|
|
.id = SM8750_MASTER_MNOC_SF_MEM_NOC,
|
|
.channels = 2,
|
|
.buswidth = 32,
|
|
.num_links = 2,
|
|
.links = { SM8750_SLAVE_GEM_NOC_CNOC, SM8750_SLAVE_LLCC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_nsp_gemnoc = {
|
|
.name = "qnm_nsp_gemnoc",
|
|
.id = SM8750_MASTER_COMPUTE_NOC,
|
|
.channels = 2,
|
|
.buswidth = 32,
|
|
.num_links = 3,
|
|
.links = { SM8750_SLAVE_GEM_NOC_CNOC, SM8750_SLAVE_LLCC,
|
|
SM8750_SLAVE_MEM_NOC_PCIE_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_pcie = {
|
|
.name = "qnm_pcie",
|
|
.id = SM8750_MASTER_ANOC_PCIE_GEM_NOC,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 2,
|
|
.links = { SM8750_SLAVE_GEM_NOC_CNOC, SM8750_SLAVE_LLCC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_snoc_sf = {
|
|
.name = "qnm_snoc_sf",
|
|
.id = SM8750_MASTER_SNOC_SF_MEM_NOC,
|
|
.channels = 1,
|
|
.buswidth = 16,
|
|
.num_links = 3,
|
|
.links = { SM8750_SLAVE_GEM_NOC_CNOC, SM8750_SLAVE_LLCC,
|
|
SM8750_SLAVE_MEM_NOC_PCIE_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_ubwc_p = {
|
|
.name = "qnm_ubwc_p",
|
|
.id = SM8750_MASTER_UBWC_P,
|
|
.channels = 1,
|
|
.buswidth = 32,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_LLCC },
|
|
};
|
|
|
|
static struct qcom_icc_node xm_gic = {
|
|
.name = "xm_gic",
|
|
.id = SM8750_MASTER_GIC,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_LLCC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_lpiaon_noc = {
|
|
.name = "qnm_lpiaon_noc",
|
|
.id = SM8750_MASTER_LPIAON_NOC,
|
|
.channels = 1,
|
|
.buswidth = 16,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_LPASS_GEM_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_lpass_lpinoc = {
|
|
.name = "qnm_lpass_lpinoc",
|
|
.id = SM8750_MASTER_LPASS_LPINOC,
|
|
.channels = 1,
|
|
.buswidth = 16,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_LPIAON_NOC_LPASS_AG_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_lpinoc_dsp_qns4m = {
|
|
.name = "qnm_lpinoc_dsp_qns4m",
|
|
.id = SM8750_MASTER_LPASS_PROC,
|
|
.channels = 1,
|
|
.buswidth = 16,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_LPICX_NOC_LPIAON_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node llcc_mc = {
|
|
.name = "llcc_mc",
|
|
.id = SM8750_MASTER_LLCC,
|
|
.channels = 4,
|
|
.buswidth = 4,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_EBI1 },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_camnoc_hf = {
|
|
.name = "qnm_camnoc_hf",
|
|
.id = SM8750_MASTER_CAMNOC_HF,
|
|
.channels = 2,
|
|
.buswidth = 32,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_MNOC_HF_MEM_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_camnoc_nrt_icp_sf = {
|
|
.name = "qnm_camnoc_nrt_icp_sf",
|
|
.id = SM8750_MASTER_CAMNOC_NRT_ICP_SF,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_MNOC_SF_MEM_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_camnoc_rt_cdm_sf = {
|
|
.name = "qnm_camnoc_rt_cdm_sf",
|
|
.id = SM8750_MASTER_CAMNOC_RT_CDM_SF,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_MNOC_SF_MEM_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_camnoc_sf = {
|
|
.name = "qnm_camnoc_sf",
|
|
.id = SM8750_MASTER_CAMNOC_SF,
|
|
.channels = 2,
|
|
.buswidth = 32,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_MNOC_SF_MEM_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_mdp = {
|
|
.name = "qnm_mdp",
|
|
.id = SM8750_MASTER_MDP,
|
|
.channels = 2,
|
|
.buswidth = 32,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_MNOC_HF_MEM_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_vapss_hcp = {
|
|
.name = "qnm_vapss_hcp",
|
|
.id = SM8750_MASTER_CDSP_HCP,
|
|
.channels = 1,
|
|
.buswidth = 32,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_MNOC_SF_MEM_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_video_cv_cpu = {
|
|
.name = "qnm_video_cv_cpu",
|
|
.id = SM8750_MASTER_VIDEO_CV_PROC,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_MNOC_SF_MEM_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_video_eva = {
|
|
.name = "qnm_video_eva",
|
|
.id = SM8750_MASTER_VIDEO_EVA,
|
|
.channels = 2,
|
|
.buswidth = 32,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_MNOC_SF_MEM_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_video_mvp = {
|
|
.name = "qnm_video_mvp",
|
|
.id = SM8750_MASTER_VIDEO_MVP,
|
|
.channels = 2,
|
|
.buswidth = 32,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_MNOC_SF_MEM_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_video_v_cpu = {
|
|
.name = "qnm_video_v_cpu",
|
|
.id = SM8750_MASTER_VIDEO_V_PROC,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_MNOC_SF_MEM_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qsm_mnoc_cfg = {
|
|
.name = "qsm_mnoc_cfg",
|
|
.id = SM8750_MASTER_CNOC_MNOC_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_SERVICE_MNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_nsp = {
|
|
.name = "qnm_nsp",
|
|
.id = SM8750_MASTER_CDSP_PROC,
|
|
.channels = 2,
|
|
.buswidth = 32,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_CDSP_MEM_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qsm_pcie_anoc_cfg = {
|
|
.name = "qsm_pcie_anoc_cfg",
|
|
.id = SM8750_MASTER_PCIE_ANOC_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_SERVICE_PCIE_ANOC },
|
|
};
|
|
|
|
static struct qcom_icc_node xm_pcie3 = {
|
|
.name = "xm_pcie3",
|
|
.id = SM8750_MASTER_PCIE_0,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_ANOC_PCIE_GEM_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_aggre1_noc = {
|
|
.name = "qnm_aggre1_noc",
|
|
.id = SM8750_MASTER_A1NOC_SNOC,
|
|
.channels = 1,
|
|
.buswidth = 16,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_SNOC_GEM_NOC_SF },
|
|
};
|
|
|
|
static struct qcom_icc_node qnm_aggre2_noc = {
|
|
.name = "qnm_aggre2_noc",
|
|
.id = SM8750_MASTER_A2NOC_SNOC,
|
|
.channels = 1,
|
|
.buswidth = 16,
|
|
.num_links = 1,
|
|
.links = { SM8750_SLAVE_SNOC_GEM_NOC_SF },
|
|
};
|
|
|
|
static struct qcom_icc_node qns_a1noc_snoc = {
|
|
.name = "qns_a1noc_snoc",
|
|
.id = SM8750_SLAVE_A1NOC_SNOC,
|
|
.channels = 1,
|
|
.buswidth = 16,
|
|
.num_links = 1,
|
|
.links = { SM8750_MASTER_A1NOC_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qns_a2noc_snoc = {
|
|
.name = "qns_a2noc_snoc",
|
|
.id = SM8750_SLAVE_A2NOC_SNOC,
|
|
.channels = 1,
|
|
.buswidth = 16,
|
|
.num_links = 1,
|
|
.links = { SM8750_MASTER_A2NOC_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qup0_core_slave = {
|
|
.name = "qup0_core_slave",
|
|
.id = SM8750_SLAVE_QUP_CORE_0,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qup1_core_slave = {
|
|
.name = "qup1_core_slave",
|
|
.id = SM8750_SLAVE_QUP_CORE_1,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qup2_core_slave = {
|
|
.name = "qup2_core_slave",
|
|
.id = SM8750_SLAVE_QUP_CORE_2,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_ahb2phy0 = {
|
|
.name = "qhs_ahb2phy0",
|
|
.id = SM8750_SLAVE_AHB2PHY_SOUTH,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_ahb2phy1 = {
|
|
.name = "qhs_ahb2phy1",
|
|
.id = SM8750_SLAVE_AHB2PHY_NORTH,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_camera_cfg = {
|
|
.name = "qhs_camera_cfg",
|
|
.id = SM8750_SLAVE_CAMERA_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_clk_ctl = {
|
|
.name = "qhs_clk_ctl",
|
|
.id = SM8750_SLAVE_CLK_CTL,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_crypto0_cfg = {
|
|
.name = "qhs_crypto0_cfg",
|
|
.id = SM8750_SLAVE_CRYPTO_0_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_display_cfg = {
|
|
.name = "qhs_display_cfg",
|
|
.id = SM8750_SLAVE_DISPLAY_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_eva_cfg = {
|
|
.name = "qhs_eva_cfg",
|
|
.id = SM8750_SLAVE_EVA_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_gpuss_cfg = {
|
|
.name = "qhs_gpuss_cfg",
|
|
.id = SM8750_SLAVE_GFX3D_CFG,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_i2c = {
|
|
.name = "qhs_i2c",
|
|
.id = SM8750_SLAVE_I2C,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_i3c_ibi0_cfg = {
|
|
.name = "qhs_i3c_ibi0_cfg",
|
|
.id = SM8750_SLAVE_I3C_IBI0_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_i3c_ibi1_cfg = {
|
|
.name = "qhs_i3c_ibi1_cfg",
|
|
.id = SM8750_SLAVE_I3C_IBI1_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_imem_cfg = {
|
|
.name = "qhs_imem_cfg",
|
|
.id = SM8750_SLAVE_IMEM_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_mss_cfg = {
|
|
.name = "qhs_mss_cfg",
|
|
.id = SM8750_SLAVE_CNOC_MSS,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_pcie_cfg = {
|
|
.name = "qhs_pcie_cfg",
|
|
.id = SM8750_SLAVE_PCIE_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_prng = {
|
|
.name = "qhs_prng",
|
|
.id = SM8750_SLAVE_PRNG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_qdss_cfg = {
|
|
.name = "qhs_qdss_cfg",
|
|
.id = SM8750_SLAVE_QDSS_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_qspi = {
|
|
.name = "qhs_qspi",
|
|
.id = SM8750_SLAVE_QSPI_0,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_qup02 = {
|
|
.name = "qhs_qup02",
|
|
.id = SM8750_SLAVE_QUP_3,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_qup1 = {
|
|
.name = "qhs_qup1",
|
|
.id = SM8750_SLAVE_QUP_1,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_qup2 = {
|
|
.name = "qhs_qup2",
|
|
.id = SM8750_SLAVE_QUP_2,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_sdc2 = {
|
|
.name = "qhs_sdc2",
|
|
.id = SM8750_SLAVE_SDCC_2,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_sdc4 = {
|
|
.name = "qhs_sdc4",
|
|
.id = SM8750_SLAVE_SDCC_4,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_spss_cfg = {
|
|
.name = "qhs_spss_cfg",
|
|
.id = SM8750_SLAVE_SPSS_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_tcsr = {
|
|
.name = "qhs_tcsr",
|
|
.id = SM8750_SLAVE_TCSR,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_tlmm = {
|
|
.name = "qhs_tlmm",
|
|
.id = SM8750_SLAVE_TLMM,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_ufs_mem_cfg = {
|
|
.name = "qhs_ufs_mem_cfg",
|
|
.id = SM8750_SLAVE_UFS_MEM_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_usb3_0 = {
|
|
.name = "qhs_usb3_0",
|
|
.id = SM8750_SLAVE_USB3_0,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_venus_cfg = {
|
|
.name = "qhs_venus_cfg",
|
|
.id = SM8750_SLAVE_VENUS_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_vsense_ctrl_cfg = {
|
|
.name = "qhs_vsense_ctrl_cfg",
|
|
.id = SM8750_SLAVE_VSENSE_CTRL_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qss_mnoc_cfg = {
|
|
.name = "qss_mnoc_cfg",
|
|
.id = SM8750_SLAVE_CNOC_MNOC_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 1,
|
|
.links = { SM8750_MASTER_CNOC_MNOC_CFG },
|
|
};
|
|
|
|
static struct qcom_icc_node qss_pcie_anoc_cfg = {
|
|
.name = "qss_pcie_anoc_cfg",
|
|
.id = SM8750_SLAVE_PCIE_ANOC_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 1,
|
|
.links = { SM8750_MASTER_PCIE_ANOC_CFG },
|
|
};
|
|
|
|
static struct qcom_icc_node xs_qdss_stm = {
|
|
.name = "xs_qdss_stm",
|
|
.id = SM8750_SLAVE_QDSS_STM,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node xs_sys_tcu_cfg = {
|
|
.name = "xs_sys_tcu_cfg",
|
|
.id = SM8750_SLAVE_TCU,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_aoss = {
|
|
.name = "qhs_aoss",
|
|
.id = SM8750_SLAVE_AOSS,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_ipa = {
|
|
.name = "qhs_ipa",
|
|
.id = SM8750_SLAVE_IPA_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_ipc_router = {
|
|
.name = "qhs_ipc_router",
|
|
.id = SM8750_SLAVE_IPC_ROUTER_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_soccp = {
|
|
.name = "qhs_soccp",
|
|
.id = SM8750_SLAVE_SOCCP,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qhs_tme_cfg = {
|
|
.name = "qhs_tme_cfg",
|
|
.id = SM8750_SLAVE_TME_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qns_apss = {
|
|
.name = "qns_apss",
|
|
.id = SM8750_SLAVE_APPSS,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qss_cfg = {
|
|
.name = "qss_cfg",
|
|
.id = SM8750_SLAVE_CNOC_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 1,
|
|
.links = { SM8750_MASTER_CNOC_CFG },
|
|
};
|
|
|
|
static struct qcom_icc_node qss_ddrss_cfg = {
|
|
.name = "qss_ddrss_cfg",
|
|
.id = SM8750_SLAVE_DDRSS_CFG,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qxs_boot_imem = {
|
|
.name = "qxs_boot_imem",
|
|
.id = SM8750_SLAVE_BOOT_IMEM,
|
|
.channels = 1,
|
|
.buswidth = 16,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qxs_imem = {
|
|
.name = "qxs_imem",
|
|
.id = SM8750_SLAVE_IMEM,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qxs_modem_boot_imem = {
|
|
.name = "qxs_modem_boot_imem",
|
|
.id = SM8750_SLAVE_BOOT_IMEM_2,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node srvc_cnoc_main = {
|
|
.name = "srvc_cnoc_main",
|
|
.id = SM8750_SLAVE_SERVICE_CNOC,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node xs_pcie = {
|
|
.name = "xs_pcie",
|
|
.id = SM8750_SLAVE_PCIE_0,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node chs_ubwc_p = {
|
|
.name = "chs_ubwc_p",
|
|
.id = SM8750_SLAVE_UBWC_P,
|
|
.channels = 1,
|
|
.buswidth = 32,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qns_gem_noc_cnoc = {
|
|
.name = "qns_gem_noc_cnoc",
|
|
.id = SM8750_SLAVE_GEM_NOC_CNOC,
|
|
.channels = 1,
|
|
.buswidth = 16,
|
|
.num_links = 1,
|
|
.links = { SM8750_MASTER_GEM_NOC_CNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qns_llcc = {
|
|
.name = "qns_llcc",
|
|
.id = SM8750_SLAVE_LLCC,
|
|
.channels = 4,
|
|
.buswidth = 16,
|
|
.num_links = 1,
|
|
.links = { SM8750_MASTER_LLCC },
|
|
};
|
|
|
|
static struct qcom_icc_node qns_pcie = {
|
|
.name = "qns_pcie",
|
|
.id = SM8750_SLAVE_MEM_NOC_PCIE_SNOC,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 1,
|
|
.links = { SM8750_MASTER_GEM_NOC_PCIE_SNOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qns_lpass_ag_noc_gemnoc = {
|
|
.name = "qns_lpass_ag_noc_gemnoc",
|
|
.id = SM8750_SLAVE_LPASS_GEM_NOC,
|
|
.channels = 1,
|
|
.buswidth = 16,
|
|
.num_links = 1,
|
|
.links = { SM8750_MASTER_LPASS_GEM_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qns_lpass_aggnoc = {
|
|
.name = "qns_lpass_aggnoc",
|
|
.id = SM8750_SLAVE_LPIAON_NOC_LPASS_AG_NOC,
|
|
.channels = 1,
|
|
.buswidth = 16,
|
|
.num_links = 1,
|
|
.links = { SM8750_MASTER_LPIAON_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qns_lpi_aon_noc = {
|
|
.name = "qns_lpi_aon_noc",
|
|
.id = SM8750_SLAVE_LPICX_NOC_LPIAON_NOC,
|
|
.channels = 1,
|
|
.buswidth = 16,
|
|
.num_links = 1,
|
|
.links = { SM8750_MASTER_LPASS_LPINOC },
|
|
};
|
|
|
|
static struct qcom_icc_node ebi = {
|
|
.name = "ebi",
|
|
.id = SM8750_SLAVE_EBI1,
|
|
.channels = 4,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qns_mem_noc_hf = {
|
|
.name = "qns_mem_noc_hf",
|
|
.id = SM8750_SLAVE_MNOC_HF_MEM_NOC,
|
|
.channels = 2,
|
|
.buswidth = 32,
|
|
.num_links = 1,
|
|
.links = { SM8750_MASTER_MNOC_HF_MEM_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qns_mem_noc_sf = {
|
|
.name = "qns_mem_noc_sf",
|
|
.id = SM8750_SLAVE_MNOC_SF_MEM_NOC,
|
|
.channels = 2,
|
|
.buswidth = 32,
|
|
.num_links = 1,
|
|
.links = { SM8750_MASTER_MNOC_SF_MEM_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node srvc_mnoc = {
|
|
.name = "srvc_mnoc",
|
|
.id = SM8750_SLAVE_SERVICE_MNOC,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qns_nsp_gemnoc = {
|
|
.name = "qns_nsp_gemnoc",
|
|
.id = SM8750_SLAVE_CDSP_MEM_NOC,
|
|
.channels = 2,
|
|
.buswidth = 32,
|
|
.num_links = 1,
|
|
.links = { SM8750_MASTER_COMPUTE_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node qns_pcie_mem_noc = {
|
|
.name = "qns_pcie_mem_noc",
|
|
.id = SM8750_SLAVE_ANOC_PCIE_GEM_NOC,
|
|
.channels = 1,
|
|
.buswidth = 8,
|
|
.num_links = 1,
|
|
.links = { SM8750_MASTER_ANOC_PCIE_GEM_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_node srvc_pcie_aggre_noc = {
|
|
.name = "srvc_pcie_aggre_noc",
|
|
.id = SM8750_SLAVE_SERVICE_PCIE_ANOC,
|
|
.channels = 1,
|
|
.buswidth = 4,
|
|
.num_links = 0,
|
|
};
|
|
|
|
static struct qcom_icc_node qns_gemnoc_sf = {
|
|
.name = "qns_gemnoc_sf",
|
|
.id = SM8750_SLAVE_SNOC_GEM_NOC_SF,
|
|
.channels = 1,
|
|
.buswidth = 16,
|
|
.num_links = 1,
|
|
.links = { SM8750_MASTER_SNOC_SF_MEM_NOC },
|
|
};
|
|
|
|
static struct qcom_icc_bcm bcm_acv = {
|
|
.name = "ACV",
|
|
.enable_mask = BIT(0),
|
|
.num_nodes = 1,
|
|
.nodes = { &ebi },
|
|
};
|
|
|
|
static struct qcom_icc_bcm bcm_ce0 = {
|
|
.name = "CE0",
|
|
.num_nodes = 1,
|
|
.nodes = { &qxm_crypto },
|
|
};
|
|
|
|
static struct qcom_icc_bcm bcm_cn0 = {
|
|
.name = "CN0",
|
|
.enable_mask = BIT(0),
|
|
.keepalive = true,
|
|
.num_nodes = 44,
|
|
.nodes = { &qsm_cfg, &qhs_ahb2phy0,
|
|
&qhs_ahb2phy1, &qhs_camera_cfg,
|
|
&qhs_clk_ctl, &qhs_crypto0_cfg,
|
|
&qhs_eva_cfg, &qhs_gpuss_cfg,
|
|
&qhs_i3c_ibi0_cfg, &qhs_i3c_ibi1_cfg,
|
|
&qhs_imem_cfg, &qhs_mss_cfg,
|
|
&qhs_pcie_cfg, &qhs_prng,
|
|
&qhs_qdss_cfg, &qhs_qspi,
|
|
&qhs_sdc2, &qhs_sdc4,
|
|
&qhs_spss_cfg, &qhs_tcsr,
|
|
&qhs_tlmm, &qhs_ufs_mem_cfg,
|
|
&qhs_usb3_0, &qhs_venus_cfg,
|
|
&qhs_vsense_ctrl_cfg, &qss_mnoc_cfg,
|
|
&qss_pcie_anoc_cfg, &xs_qdss_stm,
|
|
&xs_sys_tcu_cfg, &qnm_gemnoc_cnoc,
|
|
&qnm_gemnoc_pcie, &qhs_aoss,
|
|
&qhs_ipa, &qhs_ipc_router,
|
|
&qhs_soccp, &qhs_tme_cfg,
|
|
&qns_apss, &qss_cfg,
|
|
&qss_ddrss_cfg, &qxs_boot_imem,
|
|
&qxs_imem, &qxs_modem_boot_imem,
|
|
&srvc_cnoc_main, &xs_pcie },
|
|
};
|
|
|
|
static struct qcom_icc_bcm bcm_cn1 = {
|
|
.name = "CN1",
|
|
.num_nodes = 5,
|
|
.nodes = { &qhs_display_cfg, &qhs_i2c,
|
|
&qhs_qup02, &qhs_qup1,
|
|
&qhs_qup2 },
|
|
};
|
|
|
|
static struct qcom_icc_bcm bcm_co0 = {
|
|
.name = "CO0",
|
|
.enable_mask = BIT(0),
|
|
.num_nodes = 2,
|
|
.nodes = { &qnm_nsp, &qns_nsp_gemnoc },
|
|
};
|
|
|
|
static struct qcom_icc_bcm bcm_lp0 = {
|
|
.name = "LP0",
|
|
.num_nodes = 2,
|
|
.nodes = { &qnm_lpass_lpinoc, &qns_lpass_aggnoc },
|
|
};
|
|
|
|
static struct qcom_icc_bcm bcm_mc0 = {
|
|
.name = "MC0",
|
|
.keepalive = true,
|
|
.num_nodes = 1,
|
|
.nodes = { &ebi },
|
|
};
|
|
|
|
static struct qcom_icc_bcm bcm_mm0 = {
|
|
.name = "MM0",
|
|
.num_nodes = 1,
|
|
.nodes = { &qns_mem_noc_hf },
|
|
};
|
|
|
|
static struct qcom_icc_bcm bcm_mm1 = {
|
|
.name = "MM1",
|
|
.enable_mask = BIT(0),
|
|
.num_nodes = 9,
|
|
.nodes = { &qnm_camnoc_hf, &qnm_camnoc_nrt_icp_sf,
|
|
&qnm_camnoc_rt_cdm_sf, &qnm_camnoc_sf,
|
|
&qnm_vapss_hcp, &qnm_video_cv_cpu,
|
|
&qnm_video_mvp, &qnm_video_v_cpu,
|
|
&qns_mem_noc_sf },
|
|
};
|
|
|
|
static struct qcom_icc_bcm bcm_qup0 = {
|
|
.name = "QUP0",
|
|
.keepalive = true,
|
|
.vote_scale = 1,
|
|
.num_nodes = 1,
|
|
.nodes = { &qup0_core_slave },
|
|
};
|
|
|
|
static struct qcom_icc_bcm bcm_qup1 = {
|
|
.name = "QUP1",
|
|
.keepalive = true,
|
|
.vote_scale = 1,
|
|
.num_nodes = 1,
|
|
.nodes = { &qup1_core_slave },
|
|
};
|
|
|
|
static struct qcom_icc_bcm bcm_qup2 = {
|
|
.name = "QUP2",
|
|
.keepalive = true,
|
|
.vote_scale = 1,
|
|
.num_nodes = 1,
|
|
.nodes = { &qup2_core_slave },
|
|
};
|
|
|
|
static struct qcom_icc_bcm bcm_sh0 = {
|
|
.name = "SH0",
|
|
.keepalive = true,
|
|
.num_nodes = 1,
|
|
.nodes = { &qns_llcc },
|
|
};
|
|
|
|
static struct qcom_icc_bcm bcm_sh1 = {
|
|
.name = "SH1",
|
|
.enable_mask = BIT(0),
|
|
.num_nodes = 14,
|
|
.nodes = { &alm_gpu_tcu, &alm_sys_tcu,
|
|
&chm_apps, &qnm_gpu,
|
|
&qnm_mdsp, &qnm_mnoc_hf,
|
|
&qnm_mnoc_sf, &qnm_nsp_gemnoc,
|
|
&qnm_pcie, &qnm_snoc_sf,
|
|
&xm_gic, &chs_ubwc_p,
|
|
&qns_gem_noc_cnoc, &qns_pcie },
|
|
};
|
|
|
|
static struct qcom_icc_bcm bcm_sn0 = {
|
|
.name = "SN0",
|
|
.keepalive = true,
|
|
.num_nodes = 1,
|
|
.nodes = { &qns_gemnoc_sf },
|
|
};
|
|
|
|
static struct qcom_icc_bcm bcm_sn2 = {
|
|
.name = "SN2",
|
|
.num_nodes = 1,
|
|
.nodes = { &qnm_aggre1_noc },
|
|
};
|
|
|
|
static struct qcom_icc_bcm bcm_sn3 = {
|
|
.name = "SN3",
|
|
.num_nodes = 1,
|
|
.nodes = { &qnm_aggre2_noc },
|
|
};
|
|
|
|
static struct qcom_icc_bcm bcm_sn4 = {
|
|
.name = "SN4",
|
|
.num_nodes = 1,
|
|
.nodes = { &qns_pcie_mem_noc },
|
|
};
|
|
|
|
static struct qcom_icc_bcm bcm_ubw0 = {
|
|
.name = "UBW0",
|
|
.num_nodes = 1,
|
|
.nodes = { &qnm_ubwc_p },
|
|
};
|
|
|
|
static struct qcom_icc_node * const aggre1_noc_nodes[] = {
|
|
[MASTER_QSPI_0] = &qhm_qspi,
|
|
[MASTER_QUP_1] = &qhm_qup1,
|
|
[MASTER_QUP_3] = &qxm_qup02,
|
|
[MASTER_SDCC_4] = &xm_sdc4,
|
|
[MASTER_UFS_MEM] = &xm_ufs_mem,
|
|
[MASTER_USB3_0] = &xm_usb3_0,
|
|
[SLAVE_A1NOC_SNOC] = &qns_a1noc_snoc,
|
|
};
|
|
|
|
static const struct qcom_icc_desc sm8750_aggre1_noc = {
|
|
.nodes = aggre1_noc_nodes,
|
|
.num_nodes = ARRAY_SIZE(aggre1_noc_nodes),
|
|
};
|
|
|
|
static struct qcom_icc_bcm * const aggre2_noc_bcms[] = {
|
|
&bcm_ce0,
|
|
};
|
|
|
|
static struct qcom_icc_node * const aggre2_noc_nodes[] = {
|
|
[MASTER_QDSS_BAM] = &qhm_qdss_bam,
|
|
[MASTER_QUP_2] = &qhm_qup2,
|
|
[MASTER_CRYPTO] = &qxm_crypto,
|
|
[MASTER_IPA] = &qxm_ipa,
|
|
[MASTER_SOCCP_AGGR_NOC] = &qxm_soccp,
|
|
[MASTER_SP] = &qxm_sp,
|
|
[MASTER_QDSS_ETR] = &xm_qdss_etr_0,
|
|
[MASTER_QDSS_ETR_1] = &xm_qdss_etr_1,
|
|
[MASTER_SDCC_2] = &xm_sdc2,
|
|
[SLAVE_A2NOC_SNOC] = &qns_a2noc_snoc,
|
|
};
|
|
|
|
static const struct qcom_icc_desc sm8750_aggre2_noc = {
|
|
.nodes = aggre2_noc_nodes,
|
|
.num_nodes = ARRAY_SIZE(aggre2_noc_nodes),
|
|
.bcms = aggre2_noc_bcms,
|
|
.num_bcms = ARRAY_SIZE(aggre2_noc_bcms),
|
|
};
|
|
|
|
static struct qcom_icc_bcm * const clk_virt_bcms[] = {
|
|
&bcm_qup0,
|
|
&bcm_qup1,
|
|
&bcm_qup2,
|
|
};
|
|
|
|
static struct qcom_icc_node * const clk_virt_nodes[] = {
|
|
[MASTER_QUP_CORE_0] = &qup0_core_master,
|
|
[MASTER_QUP_CORE_1] = &qup1_core_master,
|
|
[MASTER_QUP_CORE_2] = &qup2_core_master,
|
|
[SLAVE_QUP_CORE_0] = &qup0_core_slave,
|
|
[SLAVE_QUP_CORE_1] = &qup1_core_slave,
|
|
[SLAVE_QUP_CORE_2] = &qup2_core_slave,
|
|
};
|
|
|
|
static const struct qcom_icc_desc sm8750_clk_virt = {
|
|
.nodes = clk_virt_nodes,
|
|
.num_nodes = ARRAY_SIZE(clk_virt_nodes),
|
|
.bcms = clk_virt_bcms,
|
|
.num_bcms = ARRAY_SIZE(clk_virt_bcms),
|
|
};
|
|
|
|
static struct qcom_icc_bcm * const config_noc_bcms[] = {
|
|
&bcm_cn0,
|
|
&bcm_cn1,
|
|
};
|
|
|
|
static struct qcom_icc_node * const config_noc_nodes[] = {
|
|
[MASTER_CNOC_CFG] = &qsm_cfg,
|
|
[SLAVE_AHB2PHY_SOUTH] = &qhs_ahb2phy0,
|
|
[SLAVE_AHB2PHY_NORTH] = &qhs_ahb2phy1,
|
|
[SLAVE_CAMERA_CFG] = &qhs_camera_cfg,
|
|
[SLAVE_CLK_CTL] = &qhs_clk_ctl,
|
|
[SLAVE_CRYPTO_0_CFG] = &qhs_crypto0_cfg,
|
|
[SLAVE_DISPLAY_CFG] = &qhs_display_cfg,
|
|
[SLAVE_EVA_CFG] = &qhs_eva_cfg,
|
|
[SLAVE_GFX3D_CFG] = &qhs_gpuss_cfg,
|
|
[SLAVE_I2C] = &qhs_i2c,
|
|
[SLAVE_I3C_IBI0_CFG] = &qhs_i3c_ibi0_cfg,
|
|
[SLAVE_I3C_IBI1_CFG] = &qhs_i3c_ibi1_cfg,
|
|
[SLAVE_IMEM_CFG] = &qhs_imem_cfg,
|
|
[SLAVE_CNOC_MSS] = &qhs_mss_cfg,
|
|
[SLAVE_PCIE_CFG] = &qhs_pcie_cfg,
|
|
[SLAVE_PRNG] = &qhs_prng,
|
|
[SLAVE_QDSS_CFG] = &qhs_qdss_cfg,
|
|
[SLAVE_QSPI_0] = &qhs_qspi,
|
|
[SLAVE_QUP_3] = &qhs_qup02,
|
|
[SLAVE_QUP_1] = &qhs_qup1,
|
|
[SLAVE_QUP_2] = &qhs_qup2,
|
|
[SLAVE_SDCC_2] = &qhs_sdc2,
|
|
[SLAVE_SDCC_4] = &qhs_sdc4,
|
|
[SLAVE_SPSS_CFG] = &qhs_spss_cfg,
|
|
[SLAVE_TCSR] = &qhs_tcsr,
|
|
[SLAVE_TLMM] = &qhs_tlmm,
|
|
[SLAVE_UFS_MEM_CFG] = &qhs_ufs_mem_cfg,
|
|
[SLAVE_USB3_0] = &qhs_usb3_0,
|
|
[SLAVE_VENUS_CFG] = &qhs_venus_cfg,
|
|
[SLAVE_VSENSE_CTRL_CFG] = &qhs_vsense_ctrl_cfg,
|
|
[SLAVE_CNOC_MNOC_CFG] = &qss_mnoc_cfg,
|
|
[SLAVE_PCIE_ANOC_CFG] = &qss_pcie_anoc_cfg,
|
|
[SLAVE_QDSS_STM] = &xs_qdss_stm,
|
|
[SLAVE_TCU] = &xs_sys_tcu_cfg,
|
|
};
|
|
|
|
static const struct qcom_icc_desc sm8750_config_noc = {
|
|
.nodes = config_noc_nodes,
|
|
.num_nodes = ARRAY_SIZE(config_noc_nodes),
|
|
.bcms = config_noc_bcms,
|
|
.num_bcms = ARRAY_SIZE(config_noc_bcms),
|
|
};
|
|
|
|
static struct qcom_icc_bcm * const cnoc_main_bcms[] = {
|
|
&bcm_cn0,
|
|
};
|
|
|
|
static struct qcom_icc_node * const cnoc_main_nodes[] = {
|
|
[MASTER_GEM_NOC_CNOC] = &qnm_gemnoc_cnoc,
|
|
[MASTER_GEM_NOC_PCIE_SNOC] = &qnm_gemnoc_pcie,
|
|
[SLAVE_AOSS] = &qhs_aoss,
|
|
[SLAVE_IPA_CFG] = &qhs_ipa,
|
|
[SLAVE_IPC_ROUTER_CFG] = &qhs_ipc_router,
|
|
[SLAVE_SOCCP] = &qhs_soccp,
|
|
[SLAVE_TME_CFG] = &qhs_tme_cfg,
|
|
[SLAVE_APPSS] = &qns_apss,
|
|
[SLAVE_CNOC_CFG] = &qss_cfg,
|
|
[SLAVE_DDRSS_CFG] = &qss_ddrss_cfg,
|
|
[SLAVE_BOOT_IMEM] = &qxs_boot_imem,
|
|
[SLAVE_IMEM] = &qxs_imem,
|
|
[SLAVE_BOOT_IMEM_2] = &qxs_modem_boot_imem,
|
|
[SLAVE_SERVICE_CNOC] = &srvc_cnoc_main,
|
|
[SLAVE_PCIE_0] = &xs_pcie,
|
|
};
|
|
|
|
static const struct qcom_icc_desc sm8750_cnoc_main = {
|
|
.nodes = cnoc_main_nodes,
|
|
.num_nodes = ARRAY_SIZE(cnoc_main_nodes),
|
|
.bcms = cnoc_main_bcms,
|
|
.num_bcms = ARRAY_SIZE(cnoc_main_bcms),
|
|
};
|
|
|
|
static struct qcom_icc_bcm * const gem_noc_bcms[] = {
|
|
&bcm_sh0,
|
|
&bcm_sh1,
|
|
&bcm_ubw0,
|
|
};
|
|
|
|
static struct qcom_icc_node * const gem_noc_nodes[] = {
|
|
[MASTER_GPU_TCU] = &alm_gpu_tcu,
|
|
[MASTER_SYS_TCU] = &alm_sys_tcu,
|
|
[MASTER_APPSS_PROC] = &chm_apps,
|
|
[MASTER_GFX3D] = &qnm_gpu,
|
|
[MASTER_LPASS_GEM_NOC] = &qnm_lpass_gemnoc,
|
|
[MASTER_MSS_PROC] = &qnm_mdsp,
|
|
[MASTER_MNOC_HF_MEM_NOC] = &qnm_mnoc_hf,
|
|
[MASTER_MNOC_SF_MEM_NOC] = &qnm_mnoc_sf,
|
|
[MASTER_COMPUTE_NOC] = &qnm_nsp_gemnoc,
|
|
[MASTER_ANOC_PCIE_GEM_NOC] = &qnm_pcie,
|
|
[MASTER_SNOC_SF_MEM_NOC] = &qnm_snoc_sf,
|
|
[MASTER_UBWC_P] = &qnm_ubwc_p,
|
|
[MASTER_GIC] = &xm_gic,
|
|
[SLAVE_UBWC_P] = &chs_ubwc_p,
|
|
[SLAVE_GEM_NOC_CNOC] = &qns_gem_noc_cnoc,
|
|
[SLAVE_LLCC] = &qns_llcc,
|
|
[SLAVE_MEM_NOC_PCIE_SNOC] = &qns_pcie,
|
|
};
|
|
|
|
static const struct qcom_icc_desc sm8750_gem_noc = {
|
|
.nodes = gem_noc_nodes,
|
|
.num_nodes = ARRAY_SIZE(gem_noc_nodes),
|
|
.bcms = gem_noc_bcms,
|
|
.num_bcms = ARRAY_SIZE(gem_noc_bcms),
|
|
};
|
|
|
|
static struct qcom_icc_node * const lpass_ag_noc_nodes[] = {
|
|
[MASTER_LPIAON_NOC] = &qnm_lpiaon_noc,
|
|
[SLAVE_LPASS_GEM_NOC] = &qns_lpass_ag_noc_gemnoc,
|
|
};
|
|
|
|
static const struct qcom_icc_desc sm8750_lpass_ag_noc = {
|
|
.nodes = lpass_ag_noc_nodes,
|
|
.num_nodes = ARRAY_SIZE(lpass_ag_noc_nodes),
|
|
};
|
|
|
|
static struct qcom_icc_bcm * const lpass_lpiaon_noc_bcms[] = {
|
|
&bcm_lp0,
|
|
};
|
|
|
|
static struct qcom_icc_node * const lpass_lpiaon_noc_nodes[] = {
|
|
[MASTER_LPASS_LPINOC] = &qnm_lpass_lpinoc,
|
|
[SLAVE_LPIAON_NOC_LPASS_AG_NOC] = &qns_lpass_aggnoc,
|
|
};
|
|
|
|
static const struct qcom_icc_desc sm8750_lpass_lpiaon_noc = {
|
|
.nodes = lpass_lpiaon_noc_nodes,
|
|
.num_nodes = ARRAY_SIZE(lpass_lpiaon_noc_nodes),
|
|
.bcms = lpass_lpiaon_noc_bcms,
|
|
.num_bcms = ARRAY_SIZE(lpass_lpiaon_noc_bcms),
|
|
};
|
|
|
|
static struct qcom_icc_node * const lpass_lpicx_noc_nodes[] = {
|
|
[MASTER_LPASS_PROC] = &qnm_lpinoc_dsp_qns4m,
|
|
[SLAVE_LPICX_NOC_LPIAON_NOC] = &qns_lpi_aon_noc,
|
|
};
|
|
|
|
static const struct qcom_icc_desc sm8750_lpass_lpicx_noc = {
|
|
.nodes = lpass_lpicx_noc_nodes,
|
|
.num_nodes = ARRAY_SIZE(lpass_lpicx_noc_nodes),
|
|
};
|
|
|
|
static struct qcom_icc_bcm * const mc_virt_bcms[] = {
|
|
&bcm_acv,
|
|
&bcm_mc0,
|
|
};
|
|
|
|
static struct qcom_icc_node * const mc_virt_nodes[] = {
|
|
[MASTER_LLCC] = &llcc_mc,
|
|
[SLAVE_EBI1] = &ebi,
|
|
};
|
|
|
|
static const struct qcom_icc_desc sm8750_mc_virt = {
|
|
.nodes = mc_virt_nodes,
|
|
.num_nodes = ARRAY_SIZE(mc_virt_nodes),
|
|
.bcms = mc_virt_bcms,
|
|
.num_bcms = ARRAY_SIZE(mc_virt_bcms),
|
|
};
|
|
|
|
static struct qcom_icc_bcm * const mmss_noc_bcms[] = {
|
|
&bcm_mm0,
|
|
&bcm_mm1,
|
|
};
|
|
|
|
static struct qcom_icc_node * const mmss_noc_nodes[] = {
|
|
[MASTER_CAMNOC_HF] = &qnm_camnoc_hf,
|
|
[MASTER_CAMNOC_NRT_ICP_SF] = &qnm_camnoc_nrt_icp_sf,
|
|
[MASTER_CAMNOC_RT_CDM_SF] = &qnm_camnoc_rt_cdm_sf,
|
|
[MASTER_CAMNOC_SF] = &qnm_camnoc_sf,
|
|
[MASTER_MDP] = &qnm_mdp,
|
|
[MASTER_CDSP_HCP] = &qnm_vapss_hcp,
|
|
[MASTER_VIDEO_CV_PROC] = &qnm_video_cv_cpu,
|
|
[MASTER_VIDEO_EVA] = &qnm_video_eva,
|
|
[MASTER_VIDEO_MVP] = &qnm_video_mvp,
|
|
[MASTER_VIDEO_V_PROC] = &qnm_video_v_cpu,
|
|
[MASTER_CNOC_MNOC_CFG] = &qsm_mnoc_cfg,
|
|
[SLAVE_MNOC_HF_MEM_NOC] = &qns_mem_noc_hf,
|
|
[SLAVE_MNOC_SF_MEM_NOC] = &qns_mem_noc_sf,
|
|
[SLAVE_SERVICE_MNOC] = &srvc_mnoc,
|
|
};
|
|
|
|
static const struct qcom_icc_desc sm8750_mmss_noc = {
|
|
.nodes = mmss_noc_nodes,
|
|
.num_nodes = ARRAY_SIZE(mmss_noc_nodes),
|
|
.bcms = mmss_noc_bcms,
|
|
.num_bcms = ARRAY_SIZE(mmss_noc_bcms),
|
|
};
|
|
|
|
static struct qcom_icc_bcm * const nsp_noc_bcms[] = {
|
|
&bcm_co0,
|
|
};
|
|
|
|
static struct qcom_icc_node * const nsp_noc_nodes[] = {
|
|
[MASTER_CDSP_PROC] = &qnm_nsp,
|
|
[SLAVE_CDSP_MEM_NOC] = &qns_nsp_gemnoc,
|
|
};
|
|
|
|
static const struct qcom_icc_desc sm8750_nsp_noc = {
|
|
.nodes = nsp_noc_nodes,
|
|
.num_nodes = ARRAY_SIZE(nsp_noc_nodes),
|
|
.bcms = nsp_noc_bcms,
|
|
.num_bcms = ARRAY_SIZE(nsp_noc_bcms),
|
|
};
|
|
|
|
static struct qcom_icc_bcm * const pcie_anoc_bcms[] = {
|
|
&bcm_sn4,
|
|
};
|
|
|
|
static struct qcom_icc_node * const pcie_anoc_nodes[] = {
|
|
[MASTER_PCIE_ANOC_CFG] = &qsm_pcie_anoc_cfg,
|
|
[MASTER_PCIE_0] = &xm_pcie3,
|
|
[SLAVE_ANOC_PCIE_GEM_NOC] = &qns_pcie_mem_noc,
|
|
[SLAVE_SERVICE_PCIE_ANOC] = &srvc_pcie_aggre_noc,
|
|
};
|
|
|
|
static const struct qcom_icc_desc sm8750_pcie_anoc = {
|
|
.nodes = pcie_anoc_nodes,
|
|
.num_nodes = ARRAY_SIZE(pcie_anoc_nodes),
|
|
.bcms = pcie_anoc_bcms,
|
|
.num_bcms = ARRAY_SIZE(pcie_anoc_bcms),
|
|
};
|
|
|
|
static struct qcom_icc_bcm * const system_noc_bcms[] = {
|
|
&bcm_sn0,
|
|
&bcm_sn2,
|
|
&bcm_sn3,
|
|
};
|
|
|
|
static struct qcom_icc_node * const system_noc_nodes[] = {
|
|
[MASTER_A1NOC_SNOC] = &qnm_aggre1_noc,
|
|
[MASTER_A2NOC_SNOC] = &qnm_aggre2_noc,
|
|
[SLAVE_SNOC_GEM_NOC_SF] = &qns_gemnoc_sf,
|
|
};
|
|
|
|
static const struct qcom_icc_desc sm8750_system_noc = {
|
|
.nodes = system_noc_nodes,
|
|
.num_nodes = ARRAY_SIZE(system_noc_nodes),
|
|
.bcms = system_noc_bcms,
|
|
.num_bcms = ARRAY_SIZE(system_noc_bcms),
|
|
};
|
|
|
|
static const struct of_device_id qnoc_of_match[] = {
|
|
{ .compatible = "qcom,sm8750-aggre1-noc", .data = &sm8750_aggre1_noc},
|
|
{ .compatible = "qcom,sm8750-aggre2-noc", .data = &sm8750_aggre2_noc},
|
|
{ .compatible = "qcom,sm8750-clk-virt", .data = &sm8750_clk_virt},
|
|
{ .compatible = "qcom,sm8750-config-noc", .data = &sm8750_config_noc},
|
|
{ .compatible = "qcom,sm8750-cnoc-main", .data = &sm8750_cnoc_main},
|
|
{ .compatible = "qcom,sm8750-gem-noc", .data = &sm8750_gem_noc},
|
|
{ .compatible = "qcom,sm8750-lpass-ag-noc", .data = &sm8750_lpass_ag_noc},
|
|
{ .compatible = "qcom,sm8750-lpass-lpiaon-noc", .data = &sm8750_lpass_lpiaon_noc},
|
|
{ .compatible = "qcom,sm8750-lpass-lpicx-noc", .data = &sm8750_lpass_lpicx_noc},
|
|
{ .compatible = "qcom,sm8750-mc-virt", .data = &sm8750_mc_virt},
|
|
{ .compatible = "qcom,sm8750-mmss-noc", .data = &sm8750_mmss_noc},
|
|
{ .compatible = "qcom,sm8750-nsp-noc", .data = &sm8750_nsp_noc},
|
|
{ .compatible = "qcom,sm8750-pcie-anoc", .data = &sm8750_pcie_anoc},
|
|
{ .compatible = "qcom,sm8750-system-noc", .data = &sm8750_system_noc},
|
|
{ }
|
|
};
|
|
MODULE_DEVICE_TABLE(of, qnoc_of_match);
|
|
|
|
static struct platform_driver qnoc_driver = {
|
|
.probe = qcom_icc_rpmh_probe,
|
|
.remove = qcom_icc_rpmh_remove,
|
|
.driver = {
|
|
.name = "qnoc-sm8750",
|
|
.of_match_table = qnoc_of_match,
|
|
.sync_state = icc_sync_state,
|
|
},
|
|
};
|
|
|
|
static int __init qnoc_driver_init(void)
|
|
{
|
|
return platform_driver_register(&qnoc_driver);
|
|
}
|
|
core_initcall(qnoc_driver_init);
|
|
|
|
static void __exit qnoc_driver_exit(void)
|
|
{
|
|
platform_driver_unregister(&qnoc_driver);
|
|
}
|
|
module_exit(qnoc_driver_exit);
|
|
|
|
MODULE_DESCRIPTION("SM8750 NoC driver");
|
|
MODULE_LICENSE("GPL");
|