mirror of
git://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
synced 2025-09-18 22:14:16 +00:00
dt-bindings: xilinx: Switch xilinx.com emails to amd.com
@xilinx.com is still working but better to switch to new amd.com after AMD/Xilinx acquisition. Acked-by: Sebastian Reichel <sebastian.reichel@collabora.com> Acked-by: Wolfram Sang <wsa@kernel.org> # for I2C Acked-by: Mark Brown <broonie@kernel.org> Acked-by: Jassi Brar <jassisinghbrar@gmail.com> Acked-by: Damien Le Moal <dlemoal@kernel.org> Acked-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org> Acked-by: Guenter Roeck <linux@roeck-us.net> Signed-off-by: Michal Simek <michal.simek@amd.com> Link: https://lore.kernel.org/r/f5b2bd1e78407e4128fc8f0b5874ba723e710a88.1684245058.git.michal.simek@amd.com
This commit is contained in:
parent
45fe0dc4ea
commit
d5c421d24d
29 changed files with 31 additions and 31 deletions
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Xilinx Zynq Platforms
|
title: Xilinx Zynq Platforms
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Michal Simek <michal.simek@xilinx.com>
|
- Michal Simek <michal.simek@amd.com>
|
||||||
|
|
||||||
description: |
|
description: |
|
||||||
Xilinx boards with Zynq-7000 SOC or Zynq UltraScale+ MPSoC
|
Xilinx boards with Zynq-7000 SOC or Zynq UltraScale+ MPSoC
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Ceva AHCI SATA Controller
|
title: Ceva AHCI SATA Controller
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Piyush Mehta <piyush.mehta@xilinx.com>
|
- Piyush Mehta <piyush.mehta@amd.com>
|
||||||
|
|
||||||
description: |
|
description: |
|
||||||
The Ceva SATA controller mostly conforms to the AHCI interface with some
|
The Ceva SATA controller mostly conforms to the AHCI interface with some
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Xilinx clocking wizard
|
title: Xilinx clocking wizard
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Shubhrajyoti Datta <shubhrajyoti.datta@xilinx.com>
|
- Shubhrajyoti Datta <shubhrajyoti.datta@amd.com>
|
||||||
|
|
||||||
description:
|
description:
|
||||||
The clocking wizard is a soft ip clocking block of Xilinx versal. It
|
The clocking wizard is a soft ip clocking block of Xilinx versal. It
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Xilinx Versal clock controller
|
title: Xilinx Versal clock controller
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Michal Simek <michal.simek@xilinx.com>
|
- Michal Simek <michal.simek@amd.com>
|
||||||
- Jolly Shah <jolly.shah@xilinx.com>
|
- Jolly Shah <jolly.shah@xilinx.com>
|
||||||
- Rajan Vaja <rajan.vaja@xilinx.com>
|
- Rajan Vaja <rajan.vaja@xilinx.com>
|
||||||
|
|
||||||
|
|
|
@ -7,8 +7,8 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Xilinx ZynqMP AES-GCM Hardware Accelerator
|
title: Xilinx ZynqMP AES-GCM Hardware Accelerator
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Kalyani Akula <kalyani.akula@xilinx.com>
|
- Kalyani Akula <kalyani.akula@amd.com>
|
||||||
- Michal Simek <michal.simek@xilinx.com>
|
- Michal Simek <michal.simek@amd.com>
|
||||||
|
|
||||||
description: |
|
description: |
|
||||||
The ZynqMP AES-GCM hardened cryptographic accelerator is used to
|
The ZynqMP AES-GCM hardened cryptographic accelerator is used to
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Xilinx firmware driver
|
title: Xilinx firmware driver
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Nava kishore Manne <nava.manne@xilinx.com>
|
- Nava kishore Manne <nava.kishore.manne@amd.com>
|
||||||
|
|
||||||
description: The zynqmp-firmware node describes the interface to platform
|
description: The zynqmp-firmware node describes the interface to platform
|
||||||
firmware. ZynqMP has an interface to communicate with secure firmware.
|
firmware. ZynqMP has an interface to communicate with secure firmware.
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Xilinx Zynq FPGA Manager
|
title: Xilinx Zynq FPGA Manager
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Michal Simek <michal.simek@xilinx.com>
|
- Michal Simek <michal.simek@amd.com>
|
||||||
|
|
||||||
properties:
|
properties:
|
||||||
compatible:
|
compatible:
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Xilinx Versal FPGA driver.
|
title: Xilinx Versal FPGA driver.
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Nava kishore Manne <nava.manne@xilinx.com>
|
- Nava kishore Manne <nava.kishore.manne@amd.com>
|
||||||
|
|
||||||
description: |
|
description: |
|
||||||
Device Tree Versal FPGA bindings for the Versal SoC, controlled
|
Device Tree Versal FPGA bindings for the Versal SoC, controlled
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Xilinx Zynq Ultrascale MPSoC FPGA Manager
|
title: Xilinx Zynq Ultrascale MPSoC FPGA Manager
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Nava kishore Manne <navam@xilinx.com>
|
- Nava kishore Manne <nava.kishore.manne@amd.com>
|
||||||
|
|
||||||
description: |
|
description: |
|
||||||
Device Tree Bindings for Zynq Ultrascale MPSoC FPGA Manager.
|
Device Tree Bindings for Zynq Ultrascale MPSoC FPGA Manager.
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Xilinx Zynq GPIO controller
|
title: Xilinx Zynq GPIO controller
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Michal Simek <michal.simek@xilinx.com>
|
- Michal Simek <michal.simek@amd.com>
|
||||||
|
|
||||||
properties:
|
properties:
|
||||||
compatible:
|
compatible:
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Xilinx AXI GPIO controller
|
title: Xilinx AXI GPIO controller
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Neeli Srinivas <srinivas.neeli@xilinx.com>
|
- Neeli Srinivas <srinivas.neeli@amd.com>
|
||||||
|
|
||||||
description:
|
description:
|
||||||
The AXI GPIO design provides a general purpose input/output interface
|
The AXI GPIO design provides a general purpose input/output interface
|
||||||
|
|
|
@ -12,7 +12,7 @@ description:
|
||||||
PS_MODE). Every pin can be configured as input/output.
|
PS_MODE). Every pin can be configured as input/output.
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Piyush Mehta <piyush.mehta@xilinx.com>
|
- Piyush Mehta <piyush.mehta@amd.com>
|
||||||
|
|
||||||
properties:
|
properties:
|
||||||
compatible:
|
compatible:
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Cadence I2C controller
|
title: Cadence I2C controller
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Michal Simek <michal.simek@xilinx.com>
|
- Michal Simek <michal.simek@amd.com>
|
||||||
|
|
||||||
allOf:
|
allOf:
|
||||||
- $ref: /schemas/i2c/i2c-controller.yaml#
|
- $ref: /schemas/i2c/i2c-controller.yaml#
|
||||||
|
|
|
@ -33,7 +33,7 @@ description: |
|
||||||
+------------------------------------------+
|
+------------------------------------------+
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Shubhrajyoti Datta <shubhrajyoti.datta@xilinx.com>
|
- Shubhrajyoti Datta <shubhrajyoti.datta@amd.com>
|
||||||
|
|
||||||
properties:
|
properties:
|
||||||
compatible:
|
compatible:
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Xilinx MIPI CSI-2 Receiver Subsystem
|
title: Xilinx MIPI CSI-2 Receiver Subsystem
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Vishal Sagar <vishal.sagar@xilinx.com>
|
- Vishal Sagar <vishal.sagar@amd.com>
|
||||||
|
|
||||||
description: |
|
description: |
|
||||||
The Xilinx MIPI CSI-2 Receiver Subsystem is used to capture MIPI CSI-2
|
The Xilinx MIPI CSI-2 Receiver Subsystem is used to capture MIPI CSI-2
|
||||||
|
|
|
@ -9,7 +9,7 @@ title: Synopsys DesignWare Universal Multi-Protocol Memory Controller
|
||||||
maintainers:
|
maintainers:
|
||||||
- Krzysztof Kozlowski <krzk@kernel.org>
|
- Krzysztof Kozlowski <krzk@kernel.org>
|
||||||
- Manish Narani <manish.narani@xilinx.com>
|
- Manish Narani <manish.narani@xilinx.com>
|
||||||
- Michal Simek <michal.simek@xilinx.com>
|
- Michal Simek <michal.simek@amd.com>
|
||||||
|
|
||||||
description: |
|
description: |
|
||||||
Synopsys DesignWare Enhanced uMCTL2 DDR Memory Controller is capable of
|
Synopsys DesignWare Enhanced uMCTL2 DDR Memory Controller is capable of
|
||||||
|
|
|
@ -9,7 +9,7 @@ title: Zynq A05 DDR Memory Controller
|
||||||
maintainers:
|
maintainers:
|
||||||
- Krzysztof Kozlowski <krzk@kernel.org>
|
- Krzysztof Kozlowski <krzk@kernel.org>
|
||||||
- Manish Narani <manish.narani@xilinx.com>
|
- Manish Narani <manish.narani@xilinx.com>
|
||||||
- Michal Simek <michal.simek@xilinx.com>
|
- Michal Simek <michal.simek@amd.com>
|
||||||
|
|
||||||
description:
|
description:
|
||||||
The Zynq DDR ECC controller has an optional ECC support in half-bus width
|
The Zynq DDR ECC controller has an optional ECC support in half-bus width
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: CPM Host Controller device tree for Xilinx Versal SoCs
|
title: CPM Host Controller device tree for Xilinx Versal SoCs
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Bharat Kumar Gogada <bharat.kumar.gogada@xilinx.com>
|
- Bharat Kumar Gogada <bharat.kumar.gogada@amd.com>
|
||||||
|
|
||||||
allOf:
|
allOf:
|
||||||
- $ref: /schemas/pci/pci-bus.yaml#
|
- $ref: /schemas/pci/pci-bus.yaml#
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Xilinx Zynq Pinctrl
|
title: Xilinx Zynq Pinctrl
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Sai Krishna Potthuri <lakshmi.sai.krishna.potthuri@xilinx.com>
|
- Sai Krishna Potthuri <sai.krishna.potthuri@amd.com>
|
||||||
|
|
||||||
description: |
|
description: |
|
||||||
Please refer to pinctrl-bindings.txt in this directory for details of the
|
Please refer to pinctrl-bindings.txt in this directory for details of the
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Xilinx ZynqMP Pinctrl
|
title: Xilinx ZynqMP Pinctrl
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Sai Krishna Potthuri <lakshmi.sai.krishna.potthuri@xilinx.com>
|
- Sai Krishna Potthuri <sai.krishna.potthuri@amd.com>
|
||||||
- Rajan Vaja <rajan.vaja@xilinx.com>
|
- Rajan Vaja <rajan.vaja@xilinx.com>
|
||||||
|
|
||||||
description: |
|
description: |
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Xilinx Zynq MPSoC Power Management
|
title: Xilinx Zynq MPSoC Power Management
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Michal Simek <michal.simek@xilinx.com>
|
- Michal Simek <michal.simek@amd.com>
|
||||||
|
|
||||||
description: |
|
description: |
|
||||||
The zynqmp-power node describes the power management configurations.
|
The zynqmp-power node describes the power management configurations.
|
||||||
|
|
|
@ -11,7 +11,7 @@ description:
|
||||||
The RTC controller has separate IRQ lines for seconds and alarm.
|
The RTC controller has separate IRQ lines for seconds and alarm.
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Michal Simek <michal.simek@xilinx.com>
|
- Michal Simek <michal.simek@amd.com>
|
||||||
|
|
||||||
allOf:
|
allOf:
|
||||||
- $ref: rtc.yaml#
|
- $ref: rtc.yaml#
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Cadence UART Controller
|
title: Cadence UART Controller
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Michal Simek <michal.simek@xilinx.com>
|
- Michal Simek <michal.simek@amd.com>
|
||||||
|
|
||||||
properties:
|
properties:
|
||||||
compatible:
|
compatible:
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Cadence SPI controller
|
title: Cadence SPI controller
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Michal Simek <michal.simek@xilinx.com>
|
- Michal Simek <michal.simek@amd.com>
|
||||||
|
|
||||||
allOf:
|
allOf:
|
||||||
- $ref: spi-controller.yaml#
|
- $ref: spi-controller.yaml#
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Xilinx SPI controller
|
title: Xilinx SPI controller
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Michal Simek <michal.simek@xilinx.com>
|
- Michal Simek <michal.simek@amd.com>
|
||||||
|
|
||||||
allOf:
|
allOf:
|
||||||
- $ref: spi-controller.yaml#
|
- $ref: spi-controller.yaml#
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Xilinx Zynq UltraScale+ MPSoC GQSPI controller
|
title: Xilinx Zynq UltraScale+ MPSoC GQSPI controller
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Michal Simek <michal.simek@xilinx.com>
|
- Michal Simek <michal.simek@amd.com>
|
||||||
|
|
||||||
allOf:
|
allOf:
|
||||||
- $ref: spi-controller.yaml#
|
- $ref: spi-controller.yaml#
|
||||||
|
|
|
@ -14,7 +14,7 @@ allOf:
|
||||||
- $ref: spi-controller.yaml#
|
- $ref: spi-controller.yaml#
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Michal Simek <michal.simek@xilinx.com>
|
- Michal Simek <michal.simek@amd.com>
|
||||||
|
|
||||||
# Everything else is described in the common file
|
# Everything else is described in the common file
|
||||||
properties:
|
properties:
|
||||||
|
|
|
@ -7,7 +7,7 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Cadence TTC - Triple Timer Counter
|
title: Cadence TTC - Triple Timer Counter
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Michal Simek <michal.simek@xilinx.com>
|
- Michal Simek <michal.simek@amd.com>
|
||||||
|
|
||||||
properties:
|
properties:
|
||||||
compatible:
|
compatible:
|
||||||
|
|
|
@ -7,8 +7,8 @@ $schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||||
title: Xilinx AXI/PLB softcore and window Watchdog Timer
|
title: Xilinx AXI/PLB softcore and window Watchdog Timer
|
||||||
|
|
||||||
maintainers:
|
maintainers:
|
||||||
- Shubhrajyoti Datta <shubhrajyoti.datta@xilinx.com>
|
- Shubhrajyoti Datta <shubhrajyoti.datta@amd.com>
|
||||||
- Srinivas Neeli <srinivas.neeli@xilinx.com>
|
- Srinivas Neeli <srinivas.neeli@amd.com>
|
||||||
|
|
||||||
description:
|
description:
|
||||||
The Timebase watchdog timer(WDT) is a free-running 32 bit counter.
|
The Timebase watchdog timer(WDT) is a free-running 32 bit counter.
|
||||||
|
|
Loading…
Add table
Reference in a new issue