2019-05-29 07:17:56 -07:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
2012-11-19 10:16:01 -06:00
|
|
|
/*
|
2011-06-20 11:47:27 -06:00
|
|
|
* Debugging macro include header
|
|
|
|
*
|
|
|
|
* Copyright (C) 2011 Xilinx
|
|
|
|
*/
|
2012-11-19 11:38:29 -06:00
|
|
|
#define UART_CR_OFFSET 0x00 /* Control Register [8:0] */
|
|
|
|
#define UART_SR_OFFSET 0x2C /* Channel Status [11:0] */
|
|
|
|
#define UART_FIFO_OFFSET 0x30 /* FIFO [15:0] or [7:0] */
|
2011-06-20 11:47:27 -06:00
|
|
|
|
2012-11-19 11:38:29 -06:00
|
|
|
#define UART_SR_TXFULL 0x00000010 /* TX FIFO full */
|
|
|
|
#define UART_SR_TXEMPTY 0x00000008 /* TX FIFO empty */
|
|
|
|
|
|
|
|
#define UART0_PHYS 0xE0000000
|
2016-02-15 10:17:47 +01:00
|
|
|
#define UART0_VIRT 0xF0800000
|
2012-11-19 11:38:29 -06:00
|
|
|
#define UART1_PHYS 0xE0001000
|
2016-02-15 10:17:47 +01:00
|
|
|
#define UART1_VIRT 0xF0801000
|
2012-11-19 11:38:29 -06:00
|
|
|
|
|
|
|
#if IS_ENABLED(CONFIG_DEBUG_ZYNQ_UART1)
|
|
|
|
# define LL_UART_PADDR UART1_PHYS
|
2014-05-14 16:46:00 +02:00
|
|
|
# define LL_UART_VADDR UART1_VIRT
|
2012-11-19 11:38:29 -06:00
|
|
|
#else
|
|
|
|
# define LL_UART_PADDR UART0_PHYS
|
2014-05-14 16:46:00 +02:00
|
|
|
# define LL_UART_VADDR UART0_VIRT
|
2012-11-19 11:38:29 -06:00
|
|
|
#endif
|
|
|
|
|
2011-08-31 22:55:46 -04:00
|
|
|
.macro addruart, rp, rv, tmp
|
2011-06-20 11:47:27 -06:00
|
|
|
ldr \rp, =LL_UART_PADDR @ physical
|
|
|
|
ldr \rv, =LL_UART_VADDR @ virtual
|
|
|
|
.endm
|
|
|
|
|
|
|
|
.macro senduart,rd,rx
|
2015-06-12 12:23:24 +05:30
|
|
|
strb \rd, [\rx, #UART_FIFO_OFFSET] @ TXDATA
|
2011-06-20 11:47:27 -06:00
|
|
|
.endm
|
|
|
|
|
2020-08-27 23:25:37 +01:00
|
|
|
.macro waituartcts,rd,rx
|
|
|
|
.endm
|
|
|
|
|
|
|
|
.macro waituarttxrdy,rd,rx
|
2014-02-03 17:36:23 +01:00
|
|
|
1001: ldr \rd, [\rx, #UART_SR_OFFSET]
|
2014-04-11 15:05:56 +02:00
|
|
|
ARM_BE8( rev \rd, \rd )
|
2014-02-03 17:36:23 +01:00
|
|
|
tst \rd, #UART_SR_TXEMPTY
|
|
|
|
beq 1001b
|
2011-06-20 11:47:27 -06:00
|
|
|
.endm
|
|
|
|
|
|
|
|
.macro busyuart,rd,rx
|
|
|
|
1002: ldr \rd, [\rx, #UART_SR_OFFSET] @ get status register
|
2014-04-11 15:05:56 +02:00
|
|
|
ARM_BE8( rev \rd, \rd )
|
2011-06-20 11:47:27 -06:00
|
|
|
tst \rd, #UART_SR_TXFULL @
|
|
|
|
bne 1002b @ wait if FIFO is full
|
|
|
|
.endm
|