2019-06-03 07:44:50 +02:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2017-07-10 18:07:09 -07:00
|
|
|
/*
|
|
|
|
* Copied from arch/arm64/kernel/cpufeature.c
|
|
|
|
*
|
|
|
|
* Copyright (C) 2015 ARM Ltd.
|
|
|
|
* Copyright (C) 2017 SiFive
|
|
|
|
*/
|
|
|
|
|
2020-04-24 10:29:27 +05:30
|
|
|
#include <linux/bitmap.h>
|
2022-03-14 13:38:41 -07:00
|
|
|
#include <linux/ctype.h>
|
2022-11-29 15:34:47 +01:00
|
|
|
#include <linux/log2.h>
|
2023-02-12 19:47:36 +00:00
|
|
|
#include <linux/memory.h>
|
2022-05-11 21:29:18 +02:00
|
|
|
#include <linux/module.h>
|
2017-07-10 18:07:09 -07:00
|
|
|
#include <linux/of.h>
|
2022-05-11 21:29:18 +02:00
|
|
|
#include <asm/alternative.h>
|
2022-07-07 01:15:35 +02:00
|
|
|
#include <asm/cacheflush.h>
|
2023-04-20 19:30:16 +01:00
|
|
|
#include <asm/cpufeature.h>
|
2017-07-10 18:07:09 -07:00
|
|
|
#include <asm/hwcap.h>
|
2022-05-11 21:29:18 +02:00
|
|
|
#include <asm/patch.h>
|
|
|
|
#include <asm/processor.h>
|
2023-06-05 11:07:05 +00:00
|
|
|
#include <asm/vector.h>
|
2017-07-10 18:07:09 -07:00
|
|
|
|
2022-03-14 13:38:40 -07:00
|
|
|
#define NUM_ALPHA_EXTS ('z' - 'a' + 1)
|
|
|
|
|
2017-07-10 18:07:09 -07:00
|
|
|
unsigned long elf_hwcap __read_mostly;
|
2020-04-24 10:29:27 +05:30
|
|
|
|
|
|
|
/* Host ISA bitmap */
|
|
|
|
static DECLARE_BITMAP(riscv_isa, RISCV_ISA_EXT_MAX) __read_mostly;
|
|
|
|
|
2023-04-07 16:11:01 -07:00
|
|
|
/* Performance information */
|
|
|
|
DEFINE_PER_CPU(long, misaligned_access_speed);
|
|
|
|
|
2020-04-24 10:29:27 +05:30
|
|
|
/**
|
|
|
|
* riscv_isa_extension_base() - Get base extension word
|
|
|
|
*
|
|
|
|
* @isa_bitmap: ISA bitmap to use
|
|
|
|
* Return: base extension word as unsigned long value
|
|
|
|
*
|
|
|
|
* NOTE: If isa_bitmap is NULL then Host ISA bitmap will be used.
|
|
|
|
*/
|
|
|
|
unsigned long riscv_isa_extension_base(const unsigned long *isa_bitmap)
|
|
|
|
{
|
|
|
|
if (!isa_bitmap)
|
|
|
|
return riscv_isa[0];
|
|
|
|
return isa_bitmap[0];
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(riscv_isa_extension_base);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* __riscv_isa_extension_available() - Check whether given extension
|
|
|
|
* is available or not
|
|
|
|
*
|
|
|
|
* @isa_bitmap: ISA bitmap to use
|
|
|
|
* @bit: bit position of the desired extension
|
|
|
|
* Return: true or false
|
|
|
|
*
|
|
|
|
* NOTE: If isa_bitmap is NULL then Host ISA bitmap will be used.
|
|
|
|
*/
|
|
|
|
bool __riscv_isa_extension_available(const unsigned long *isa_bitmap, int bit)
|
|
|
|
{
|
|
|
|
const unsigned long *bmap = (isa_bitmap) ? isa_bitmap : riscv_isa;
|
|
|
|
|
|
|
|
if (bit >= RISCV_ISA_EXT_MAX)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
return test_bit(bit, bmap) ? true : false;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(__riscv_isa_extension_available);
|
|
|
|
|
2022-11-29 15:34:46 +01:00
|
|
|
static bool riscv_isa_extension_check(int id)
|
|
|
|
{
|
2022-11-29 15:34:47 +01:00
|
|
|
switch (id) {
|
|
|
|
case RISCV_ISA_EXT_ZICBOM:
|
|
|
|
if (!riscv_cbom_block_size) {
|
|
|
|
pr_err("Zicbom detected in ISA string, but no cbom-block-size found\n");
|
|
|
|
return false;
|
|
|
|
} else if (!is_power_of_2(riscv_cbom_block_size)) {
|
|
|
|
pr_err("cbom-block-size present, but is not a power-of-2\n");
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
return true;
|
2023-02-24 17:26:27 +01:00
|
|
|
case RISCV_ISA_EXT_ZICBOZ:
|
|
|
|
if (!riscv_cboz_block_size) {
|
|
|
|
pr_err("Zicboz detected in ISA string, but no cboz-block-size found\n");
|
|
|
|
return false;
|
|
|
|
} else if (!is_power_of_2(riscv_cboz_block_size)) {
|
|
|
|
pr_err("cboz-block-size present, but is not a power-of-2\n");
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
return true;
|
2022-11-29 15:34:47 +01:00
|
|
|
}
|
|
|
|
|
2022-11-29 15:34:46 +01:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2021-05-16 20:59:42 +08:00
|
|
|
void __init riscv_fill_hwcap(void)
|
2017-07-10 18:07:09 -07:00
|
|
|
{
|
2019-01-18 15:03:08 +01:00
|
|
|
struct device_node *node;
|
2017-07-10 18:07:09 -07:00
|
|
|
const char *isa;
|
2022-03-14 13:38:40 -07:00
|
|
|
char print_str[NUM_ALPHA_EXTS + 1];
|
2022-05-27 10:47:42 +05:30
|
|
|
int i, j, rc;
|
2022-11-29 15:34:45 +01:00
|
|
|
unsigned long isa2hwcap[26] = {0};
|
2022-05-27 10:47:42 +05:30
|
|
|
unsigned long hartid;
|
2017-07-10 18:07:09 -07:00
|
|
|
|
2022-11-29 15:34:45 +01:00
|
|
|
isa2hwcap['i' - 'a'] = COMPAT_HWCAP_ISA_I;
|
|
|
|
isa2hwcap['m' - 'a'] = COMPAT_HWCAP_ISA_M;
|
|
|
|
isa2hwcap['a' - 'a'] = COMPAT_HWCAP_ISA_A;
|
|
|
|
isa2hwcap['f' - 'a'] = COMPAT_HWCAP_ISA_F;
|
|
|
|
isa2hwcap['d' - 'a'] = COMPAT_HWCAP_ISA_D;
|
|
|
|
isa2hwcap['c' - 'a'] = COMPAT_HWCAP_ISA_C;
|
2023-06-05 11:06:59 +00:00
|
|
|
isa2hwcap['v' - 'a'] = COMPAT_HWCAP_ISA_V;
|
2017-07-10 18:07:09 -07:00
|
|
|
|
|
|
|
elf_hwcap = 0;
|
|
|
|
|
2020-04-24 10:29:27 +05:30
|
|
|
bitmap_zero(riscv_isa, RISCV_ISA_EXT_MAX);
|
|
|
|
|
2019-01-18 15:03:08 +01:00
|
|
|
for_each_of_cpu_node(node) {
|
2019-02-22 11:41:40 -08:00
|
|
|
unsigned long this_hwcap = 0;
|
2022-03-14 13:38:43 -07:00
|
|
|
DECLARE_BITMAP(this_isa, RISCV_ISA_EXT_MAX);
|
2022-03-14 13:38:44 -07:00
|
|
|
const char *temp;
|
2017-07-10 18:07:09 -07:00
|
|
|
|
2022-05-27 10:47:42 +05:30
|
|
|
rc = riscv_of_processor_hartid(node, &hartid);
|
|
|
|
if (rc < 0)
|
2019-02-22 11:41:40 -08:00
|
|
|
continue;
|
2017-07-10 18:07:09 -07:00
|
|
|
|
2019-02-22 11:41:40 -08:00
|
|
|
if (of_property_read_string(node, "riscv,isa", &isa)) {
|
|
|
|
pr_warn("Unable to find \"riscv,isa\" devicetree entry\n");
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2022-03-14 13:38:44 -07:00
|
|
|
temp = isa;
|
2020-04-24 10:29:27 +05:30
|
|
|
#if IS_ENABLED(CONFIG_32BIT)
|
|
|
|
if (!strncmp(isa, "rv32", 4))
|
2022-03-14 13:38:41 -07:00
|
|
|
isa += 4;
|
2020-04-24 10:29:27 +05:30
|
|
|
#elif IS_ENABLED(CONFIG_64BIT)
|
|
|
|
if (!strncmp(isa, "rv64", 4))
|
2022-03-14 13:38:41 -07:00
|
|
|
isa += 4;
|
2020-04-24 10:29:27 +05:30
|
|
|
#endif
|
2022-03-14 13:38:44 -07:00
|
|
|
/* The riscv,isa DT property must start with rv64 or rv32 */
|
|
|
|
if (temp == isa)
|
|
|
|
continue;
|
2022-03-14 13:38:43 -07:00
|
|
|
bitmap_zero(this_isa, RISCV_ISA_EXT_MAX);
|
2022-03-14 13:38:41 -07:00
|
|
|
for (; *isa; ++isa) {
|
|
|
|
const char *ext = isa++;
|
|
|
|
const char *ext_end = isa;
|
|
|
|
bool ext_long = false, ext_err = false;
|
|
|
|
|
|
|
|
switch (*ext) {
|
|
|
|
case 's':
|
|
|
|
/**
|
|
|
|
* Workaround for invalid single-letter 's' & 'u'(QEMU).
|
|
|
|
* No need to set the bit in riscv_isa as 's' & 'u' are
|
|
|
|
* not valid ISA extensions. It works until multi-letter
|
|
|
|
* extension starting with "Su" appears.
|
|
|
|
*/
|
|
|
|
if (ext[-1] != '_' && ext[1] == 'u') {
|
|
|
|
++isa;
|
|
|
|
ext_err = true;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
fallthrough;
|
|
|
|
case 'x':
|
|
|
|
case 'z':
|
|
|
|
ext_long = true;
|
|
|
|
/* Multi-letter extension must be delimited */
|
|
|
|
for (; *isa && *isa != '_'; ++isa)
|
2022-03-14 13:38:42 -07:00
|
|
|
if (unlikely(!islower(*isa)
|
|
|
|
&& !isdigit(*isa)))
|
2022-03-14 13:38:41 -07:00
|
|
|
ext_err = true;
|
2022-03-14 13:38:42 -07:00
|
|
|
/* Parse backwards */
|
|
|
|
ext_end = isa;
|
|
|
|
if (unlikely(ext_err))
|
|
|
|
break;
|
|
|
|
if (!isdigit(ext_end[-1]))
|
|
|
|
break;
|
|
|
|
/* Skip the minor version */
|
|
|
|
while (isdigit(*--ext_end))
|
|
|
|
;
|
|
|
|
if (ext_end[0] != 'p'
|
|
|
|
|| !isdigit(ext_end[-1])) {
|
|
|
|
/* Advance it to offset the pre-decrement */
|
|
|
|
++ext_end;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
/* Skip the major version */
|
|
|
|
while (isdigit(*--ext_end))
|
|
|
|
;
|
|
|
|
++ext_end;
|
2022-03-14 13:38:41 -07:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
if (unlikely(!islower(*ext))) {
|
|
|
|
ext_err = true;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
/* Find next extension */
|
|
|
|
if (!isdigit(*isa))
|
|
|
|
break;
|
|
|
|
/* Skip the minor version */
|
|
|
|
while (isdigit(*++isa))
|
|
|
|
;
|
|
|
|
if (*isa != 'p')
|
|
|
|
break;
|
|
|
|
if (!isdigit(*++isa)) {
|
|
|
|
--isa;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
/* Skip the major version */
|
|
|
|
while (isdigit(*++isa))
|
|
|
|
;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (*isa != '_')
|
|
|
|
--isa;
|
2022-03-14 13:38:42 -07:00
|
|
|
|
2022-03-14 13:38:43 -07:00
|
|
|
#define SET_ISA_EXT_MAP(name, bit) \
|
|
|
|
do { \
|
|
|
|
if ((ext_end - ext == sizeof(name) - 1) && \
|
2022-11-29 15:34:46 +01:00
|
|
|
!memcmp(ext, name, sizeof(name) - 1) && \
|
|
|
|
riscv_isa_extension_check(bit)) \
|
2022-03-14 13:38:43 -07:00
|
|
|
set_bit(bit, this_isa); \
|
|
|
|
} while (false) \
|
|
|
|
|
2022-03-14 13:38:42 -07:00
|
|
|
if (unlikely(ext_err))
|
2022-03-14 13:38:41 -07:00
|
|
|
continue;
|
2022-03-14 13:38:42 -07:00
|
|
|
if (!ext_long) {
|
2022-11-29 15:34:45 +01:00
|
|
|
int nr = *ext - 'a';
|
|
|
|
|
2022-11-29 15:34:46 +01:00
|
|
|
if (riscv_isa_extension_check(nr)) {
|
|
|
|
this_hwcap |= isa2hwcap[nr];
|
|
|
|
set_bit(nr, this_isa);
|
|
|
|
}
|
2022-02-18 16:46:58 -08:00
|
|
|
} else {
|
2022-12-05 14:45:25 +00:00
|
|
|
/* sorted alphabetically */
|
2023-03-06 12:10:15 +05:30
|
|
|
SET_ISA_EXT_MAP("smaia", RISCV_ISA_EXT_SMAIA);
|
|
|
|
SET_ISA_EXT_MAP("ssaia", RISCV_ISA_EXT_SSAIA);
|
2022-02-18 16:46:58 -08:00
|
|
|
SET_ISA_EXT_MAP("sscofpmf", RISCV_ISA_EXT_SSCOFPMF);
|
2022-12-05 14:45:25 +00:00
|
|
|
SET_ISA_EXT_MAP("sstc", RISCV_ISA_EXT_SSTC);
|
|
|
|
SET_ISA_EXT_MAP("svinval", RISCV_ISA_EXT_SVINVAL);
|
2023-02-09 21:16:45 +08:00
|
|
|
SET_ISA_EXT_MAP("svnapot", RISCV_ISA_EXT_SVNAPOT);
|
2022-05-11 21:29:18 +02:00
|
|
|
SET_ISA_EXT_MAP("svpbmt", RISCV_ISA_EXT_SVPBMT);
|
2023-01-13 22:23:01 +01:00
|
|
|
SET_ISA_EXT_MAP("zbb", RISCV_ISA_EXT_ZBB);
|
2022-07-07 01:15:35 +02:00
|
|
|
SET_ISA_EXT_MAP("zicbom", RISCV_ISA_EXT_ZICBOM);
|
2023-02-24 17:26:27 +01:00
|
|
|
SET_ISA_EXT_MAP("zicboz", RISCV_ISA_EXT_ZICBOZ);
|
2022-06-20 13:15:25 -07:00
|
|
|
SET_ISA_EXT_MAP("zihintpause", RISCV_ISA_EXT_ZIHINTPAUSE);
|
2022-03-14 13:38:42 -07:00
|
|
|
}
|
2022-03-14 13:38:43 -07:00
|
|
|
#undef SET_ISA_EXT_MAP
|
2020-04-24 10:29:27 +05:30
|
|
|
}
|
2019-02-22 11:41:40 -08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* All "okay" hart should have same isa. Set HWCAP based on
|
|
|
|
* common capabilities of every "okay" hart, in case they don't
|
|
|
|
* have.
|
|
|
|
*/
|
|
|
|
if (elf_hwcap)
|
|
|
|
elf_hwcap &= this_hwcap;
|
|
|
|
else
|
|
|
|
elf_hwcap = this_hwcap;
|
2020-04-24 10:29:27 +05:30
|
|
|
|
2022-05-08 07:49:50 -07:00
|
|
|
if (bitmap_empty(riscv_isa, RISCV_ISA_EXT_MAX))
|
2022-03-14 13:38:43 -07:00
|
|
|
bitmap_copy(riscv_isa, this_isa, RISCV_ISA_EXT_MAX);
|
2022-05-08 07:49:50 -07:00
|
|
|
else
|
|
|
|
bitmap_and(riscv_isa, riscv_isa, this_isa, RISCV_ISA_EXT_MAX);
|
2019-02-22 11:41:40 -08:00
|
|
|
}
|
2017-07-10 18:07:09 -07:00
|
|
|
|
2018-08-27 14:42:53 -07:00
|
|
|
/* We don't support systems with F but without D, so mask those out
|
|
|
|
* here. */
|
|
|
|
if ((elf_hwcap & COMPAT_HWCAP_ISA_F) && !(elf_hwcap & COMPAT_HWCAP_ISA_D)) {
|
2019-01-18 15:03:04 +01:00
|
|
|
pr_info("This kernel does not support systems with F but not D\n");
|
2018-08-27 14:42:53 -07:00
|
|
|
elf_hwcap &= ~COMPAT_HWCAP_ISA_F;
|
|
|
|
}
|
|
|
|
|
2023-06-05 11:06:59 +00:00
|
|
|
if (elf_hwcap & COMPAT_HWCAP_ISA_V) {
|
2023-06-05 11:07:05 +00:00
|
|
|
riscv_v_setup_vsize();
|
2023-06-05 11:06:59 +00:00
|
|
|
/*
|
|
|
|
* ISA string in device tree might have 'v' flag, but
|
|
|
|
* CONFIG_RISCV_ISA_V is disabled in kernel.
|
|
|
|
* Clear V flag in elf_hwcap if CONFIG_RISCV_ISA_V is disabled.
|
|
|
|
*/
|
|
|
|
if (!IS_ENABLED(CONFIG_RISCV_ISA_V))
|
|
|
|
elf_hwcap &= ~COMPAT_HWCAP_ISA_V;
|
|
|
|
}
|
|
|
|
|
2020-04-24 10:29:27 +05:30
|
|
|
memset(print_str, 0, sizeof(print_str));
|
2022-03-14 13:38:40 -07:00
|
|
|
for (i = 0, j = 0; i < NUM_ALPHA_EXTS; i++)
|
2020-04-24 10:29:27 +05:30
|
|
|
if (riscv_isa[0] & BIT_MASK(i))
|
|
|
|
print_str[j++] = (char)('a' + i);
|
2022-03-14 13:38:43 -07:00
|
|
|
pr_info("riscv: base ISA extensions %s\n", print_str);
|
2020-04-24 10:29:27 +05:30
|
|
|
|
|
|
|
memset(print_str, 0, sizeof(print_str));
|
2022-03-14 13:38:40 -07:00
|
|
|
for (i = 0, j = 0; i < NUM_ALPHA_EXTS; i++)
|
2020-04-24 10:29:27 +05:30
|
|
|
if (elf_hwcap & BIT_MASK(i))
|
|
|
|
print_str[j++] = (char)('a' + i);
|
|
|
|
pr_info("riscv: ELF capabilities %s\n", print_str);
|
2017-07-10 18:07:09 -07:00
|
|
|
}
|
2022-05-11 21:29:18 +02:00
|
|
|
|
|
|
|
#ifdef CONFIG_RISCV_ALTERNATIVE
|
2023-02-24 17:26:28 +01:00
|
|
|
/*
|
|
|
|
* Alternative patch sites consider 48 bits when determining when to patch
|
|
|
|
* the old instruction sequence with the new. These bits are broken into a
|
|
|
|
* 16-bit vendor ID and a 32-bit patch ID. A non-zero vendor ID means the
|
|
|
|
* patch site is for an erratum, identified by the 32-bit patch ID. When
|
|
|
|
* the vendor ID is zero, the patch site is for a cpufeature. cpufeatures
|
|
|
|
* further break down patch ID into two 16-bit numbers. The lower 16 bits
|
|
|
|
* are the cpufeature ID and the upper 16 bits are used for a value specific
|
|
|
|
* to the cpufeature and patch site. If the upper 16 bits are zero, then it
|
|
|
|
* implies no specific value is specified. cpufeatures that want to control
|
|
|
|
* patching on a per-site basis will provide non-zero values and implement
|
|
|
|
* checks here. The checks return true when patching should be done, and
|
|
|
|
* false otherwise.
|
|
|
|
*/
|
|
|
|
static bool riscv_cpufeature_patch_check(u16 id, u16 value)
|
|
|
|
{
|
|
|
|
if (!value)
|
|
|
|
return true;
|
|
|
|
|
2023-02-24 17:26:29 +01:00
|
|
|
switch (id) {
|
|
|
|
case RISCV_ISA_EXT_ZICBOZ:
|
|
|
|
/*
|
|
|
|
* Zicboz alternative applications provide the maximum
|
|
|
|
* supported block size order, or zero when it doesn't
|
|
|
|
* matter. If the current block size exceeds the maximum,
|
|
|
|
* then the alternative cannot be applied.
|
|
|
|
*/
|
|
|
|
return riscv_cboz_block_size <= (1U << value);
|
|
|
|
}
|
|
|
|
|
2023-02-24 17:26:28 +01:00
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2022-05-11 21:29:18 +02:00
|
|
|
void __init_or_module riscv_cpufeature_patch_func(struct alt_entry *begin,
|
|
|
|
struct alt_entry *end,
|
|
|
|
unsigned int stage)
|
|
|
|
{
|
|
|
|
struct alt_entry *alt;
|
2023-01-29 01:28:52 +08:00
|
|
|
void *oldptr, *altptr;
|
2023-02-24 17:26:28 +01:00
|
|
|
u16 id, value;
|
2022-05-11 21:29:18 +02:00
|
|
|
|
2023-01-29 01:28:45 +08:00
|
|
|
if (stage == RISCV_ALTERNATIVES_EARLY_BOOT)
|
|
|
|
return;
|
2022-05-11 21:29:18 +02:00
|
|
|
|
|
|
|
for (alt = begin; alt < end; alt++) {
|
|
|
|
if (alt->vendor_id != 0)
|
|
|
|
continue;
|
2023-02-24 17:26:28 +01:00
|
|
|
|
|
|
|
id = PATCH_ID_CPUFEATURE_ID(alt->patch_id);
|
|
|
|
|
|
|
|
if (id >= RISCV_ISA_EXT_MAX) {
|
|
|
|
WARN(1, "This extension id:%d is not in ISA extension list", id);
|
2022-05-11 21:29:18 +02:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2023-02-24 17:26:28 +01:00
|
|
|
if (!__riscv_isa_extension_available(NULL, id))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
value = PATCH_ID_CPUFEATURE_VALUE(alt->patch_id);
|
|
|
|
if (!riscv_cpufeature_patch_check(id, value))
|
2023-01-29 01:28:47 +08:00
|
|
|
continue;
|
|
|
|
|
2023-01-29 01:28:52 +08:00
|
|
|
oldptr = ALT_OLD_PTR(alt);
|
|
|
|
altptr = ALT_ALT_PTR(alt);
|
2023-02-12 19:47:36 +00:00
|
|
|
|
|
|
|
mutex_lock(&text_mutex);
|
2023-01-29 01:28:52 +08:00
|
|
|
patch_text_nosync(oldptr, altptr, alt->alt_len);
|
|
|
|
riscv_alternative_fix_offsets(oldptr, alt->alt_len, oldptr - altptr);
|
2023-02-12 19:47:36 +00:00
|
|
|
mutex_unlock(&text_mutex);
|
2022-05-11 21:29:18 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|