mirror of
git://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
synced 2025-08-05 16:54:27 +00:00
132 lines
4.2 KiB
C
132 lines
4.2 KiB
C
![]() |
/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
|
||
|
/*
|
||
|
* Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
|
||
|
* Copyright (c) 2025, Luca Weiss <luca.weiss@fairphone.com>
|
||
|
*/
|
||
|
|
||
|
#ifndef _DT_BINDINGS_CLK_QCOM_CAM_CC_MILOS_H
|
||
|
#define _DT_BINDINGS_CLK_QCOM_CAM_CC_MILOS_H
|
||
|
|
||
|
/* CAM_CC clocks */
|
||
|
#define CAM_CC_PLL0 0
|
||
|
#define CAM_CC_PLL0_OUT_EVEN 1
|
||
|
#define CAM_CC_PLL0_OUT_ODD 2
|
||
|
#define CAM_CC_PLL1 3
|
||
|
#define CAM_CC_PLL1_OUT_EVEN 4
|
||
|
#define CAM_CC_PLL2 5
|
||
|
#define CAM_CC_PLL2_OUT_EVEN 6
|
||
|
#define CAM_CC_PLL3 7
|
||
|
#define CAM_CC_PLL3_OUT_EVEN 8
|
||
|
#define CAM_CC_PLL4 9
|
||
|
#define CAM_CC_PLL4_OUT_EVEN 10
|
||
|
#define CAM_CC_PLL5 11
|
||
|
#define CAM_CC_PLL5_OUT_EVEN 12
|
||
|
#define CAM_CC_PLL6 13
|
||
|
#define CAM_CC_PLL6_OUT_EVEN 14
|
||
|
#define CAM_CC_BPS_AHB_CLK 15
|
||
|
#define CAM_CC_BPS_AREG_CLK 16
|
||
|
#define CAM_CC_BPS_CLK 17
|
||
|
#define CAM_CC_BPS_CLK_SRC 18
|
||
|
#define CAM_CC_CAMNOC_ATB_CLK 19
|
||
|
#define CAM_CC_CAMNOC_AXI_CLK_SRC 20
|
||
|
#define CAM_CC_CAMNOC_AXI_HF_CLK 21
|
||
|
#define CAM_CC_CAMNOC_AXI_SF_CLK 22
|
||
|
#define CAM_CC_CAMNOC_NRT_AXI_CLK 23
|
||
|
#define CAM_CC_CAMNOC_RT_AXI_CLK 24
|
||
|
#define CAM_CC_CCI_0_CLK 25
|
||
|
#define CAM_CC_CCI_0_CLK_SRC 26
|
||
|
#define CAM_CC_CCI_1_CLK 27
|
||
|
#define CAM_CC_CCI_1_CLK_SRC 28
|
||
|
#define CAM_CC_CORE_AHB_CLK 29
|
||
|
#define CAM_CC_CPAS_AHB_CLK 30
|
||
|
#define CAM_CC_CPHY_RX_CLK_SRC 31
|
||
|
#define CAM_CC_CRE_AHB_CLK 32
|
||
|
#define CAM_CC_CRE_CLK 33
|
||
|
#define CAM_CC_CRE_CLK_SRC 34
|
||
|
#define CAM_CC_CSI0PHYTIMER_CLK 35
|
||
|
#define CAM_CC_CSI0PHYTIMER_CLK_SRC 36
|
||
|
#define CAM_CC_CSI1PHYTIMER_CLK 37
|
||
|
#define CAM_CC_CSI1PHYTIMER_CLK_SRC 38
|
||
|
#define CAM_CC_CSI2PHYTIMER_CLK 39
|
||
|
#define CAM_CC_CSI2PHYTIMER_CLK_SRC 40
|
||
|
#define CAM_CC_CSI3PHYTIMER_CLK 41
|
||
|
#define CAM_CC_CSI3PHYTIMER_CLK_SRC 42
|
||
|
#define CAM_CC_CSIPHY0_CLK 43
|
||
|
#define CAM_CC_CSIPHY1_CLK 44
|
||
|
#define CAM_CC_CSIPHY2_CLK 45
|
||
|
#define CAM_CC_CSIPHY3_CLK 46
|
||
|
#define CAM_CC_FAST_AHB_CLK_SRC 47
|
||
|
#define CAM_CC_GDSC_CLK 48
|
||
|
#define CAM_CC_ICP_ATB_CLK 49
|
||
|
#define CAM_CC_ICP_CLK 50
|
||
|
#define CAM_CC_ICP_CLK_SRC 51
|
||
|
#define CAM_CC_ICP_CTI_CLK 52
|
||
|
#define CAM_CC_ICP_TS_CLK 53
|
||
|
#define CAM_CC_MCLK0_CLK 54
|
||
|
#define CAM_CC_MCLK0_CLK_SRC 55
|
||
|
#define CAM_CC_MCLK1_CLK 56
|
||
|
#define CAM_CC_MCLK1_CLK_SRC 57
|
||
|
#define CAM_CC_MCLK2_CLK 58
|
||
|
#define CAM_CC_MCLK2_CLK_SRC 59
|
||
|
#define CAM_CC_MCLK3_CLK 60
|
||
|
#define CAM_CC_MCLK3_CLK_SRC 61
|
||
|
#define CAM_CC_MCLK4_CLK 62
|
||
|
#define CAM_CC_MCLK4_CLK_SRC 63
|
||
|
#define CAM_CC_OPE_0_AHB_CLK 64
|
||
|
#define CAM_CC_OPE_0_AREG_CLK 65
|
||
|
#define CAM_CC_OPE_0_CLK 66
|
||
|
#define CAM_CC_OPE_0_CLK_SRC 67
|
||
|
#define CAM_CC_SLEEP_CLK 68
|
||
|
#define CAM_CC_SLEEP_CLK_SRC 69
|
||
|
#define CAM_CC_SLOW_AHB_CLK_SRC 70
|
||
|
#define CAM_CC_SOC_AHB_CLK 71
|
||
|
#define CAM_CC_SYS_TMR_CLK 72
|
||
|
#define CAM_CC_TFE_0_AHB_CLK 73
|
||
|
#define CAM_CC_TFE_0_CLK 74
|
||
|
#define CAM_CC_TFE_0_CLK_SRC 75
|
||
|
#define CAM_CC_TFE_0_CPHY_RX_CLK 76
|
||
|
#define CAM_CC_TFE_0_CSID_CLK 77
|
||
|
#define CAM_CC_TFE_0_CSID_CLK_SRC 78
|
||
|
#define CAM_CC_TFE_1_AHB_CLK 79
|
||
|
#define CAM_CC_TFE_1_CLK 80
|
||
|
#define CAM_CC_TFE_1_CLK_SRC 81
|
||
|
#define CAM_CC_TFE_1_CPHY_RX_CLK 82
|
||
|
#define CAM_CC_TFE_1_CSID_CLK 83
|
||
|
#define CAM_CC_TFE_1_CSID_CLK_SRC 84
|
||
|
#define CAM_CC_TFE_2_AHB_CLK 85
|
||
|
#define CAM_CC_TFE_2_CLK 86
|
||
|
#define CAM_CC_TFE_2_CLK_SRC 87
|
||
|
#define CAM_CC_TFE_2_CPHY_RX_CLK 88
|
||
|
#define CAM_CC_TFE_2_CSID_CLK 89
|
||
|
#define CAM_CC_TFE_2_CSID_CLK_SRC 90
|
||
|
#define CAM_CC_TOP_SHIFT_CLK 91
|
||
|
#define CAM_CC_XO_CLK_SRC 92
|
||
|
|
||
|
/* CAM_CC resets */
|
||
|
#define CAM_CC_BPS_BCR 0
|
||
|
#define CAM_CC_CAMNOC_BCR 1
|
||
|
#define CAM_CC_CAMSS_TOP_BCR 2
|
||
|
#define CAM_CC_CCI_0_BCR 3
|
||
|
#define CAM_CC_CCI_1_BCR 4
|
||
|
#define CAM_CC_CPAS_BCR 5
|
||
|
#define CAM_CC_CRE_BCR 6
|
||
|
#define CAM_CC_CSI0PHY_BCR 7
|
||
|
#define CAM_CC_CSI1PHY_BCR 8
|
||
|
#define CAM_CC_CSI2PHY_BCR 9
|
||
|
#define CAM_CC_CSI3PHY_BCR 10
|
||
|
#define CAM_CC_ICP_BCR 11
|
||
|
#define CAM_CC_MCLK0_BCR 12
|
||
|
#define CAM_CC_MCLK1_BCR 13
|
||
|
#define CAM_CC_MCLK2_BCR 14
|
||
|
#define CAM_CC_MCLK3_BCR 15
|
||
|
#define CAM_CC_MCLK4_BCR 16
|
||
|
#define CAM_CC_OPE_0_BCR 17
|
||
|
#define CAM_CC_TFE_0_BCR 18
|
||
|
#define CAM_CC_TFE_1_BCR 19
|
||
|
#define CAM_CC_TFE_2_BCR 20
|
||
|
|
||
|
/* CAM_CC power domains */
|
||
|
#define CAM_CC_CAMSS_TOP_GDSC 0
|
||
|
|
||
|
#endif
|